Received: by 2002:a05:6a10:16a7:0:0:0:0 with SMTP id gp39csp154689pxb; Wed, 18 Nov 2020 00:31:53 -0800 (PST) X-Google-Smtp-Source: ABdhPJwEyhQqzoY/IZRmkPCYvaLv2NvtChbes/bOymg73OmtTgAB2F/BvPpz3PQZIfR1fCLARcAq X-Received: by 2002:a50:af65:: with SMTP id g92mr9546564edd.273.1605688312845; Wed, 18 Nov 2020 00:31:52 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1605688312; cv=none; d=google.com; s=arc-20160816; b=WjEyEiDtYfLQ4iKQLT3F3UzqDVbP6406+PyA9FztM2EW9Vwn2Sb/fAIgSHczQg428H niKvazG/PGb9NKFhGvWUZ/LTMA/iRkDEbUHoeap+9ZvDyOkwkdCcF7K5CPnWdKjN90cw bmrf9Gl+m1NCV2aKikEtpddtZcUQGRPaTGwgnxspypOge7wHDve4bsTUIHngrtLJ3BqX SG1uMtYx7UOU48yrqnEiOMkbk87MjNKUg5QFt7tOfN40FJi9ACC9BqkRY0ZFRlvs4Ysu KmNb0CAqRMD9UeiJG5C31nqXJzEGzQrs0YxVyoTZ/MyJqEvvdgEcySI6+bMq+1z3fRnD rcZA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=KJxrk3Fh6TCx9Y5euASaGwYuaM231YbIRQxAB82h2PU=; b=VqYdZV1I2Ohxk7KsVTRQ99Jo8qbN+VK6kwYFiajo26iWwHfh3TbZZjy8TM8mZu9zZ0 gBRbkw1aniqNBz31uWb27bves31Xupsv7TgSPqHOiGxOnpfEM6CNV2niyK5dhprfIotw OEGdOY0kqBEuYxvw0GwOvoUuvkyUtUbIlz4XeOhfsUDApGD018+xK36W19eKSdzKZ4Ix 68xv9yVm8S8m8hs74KDoXeQlssh5uN8xRAi8LSli893ybIGf248kZnXz2bBhuqvNWhtb v86IDzDtgUUOcKByEqiuxBDUcyN69EwnjApMpKC0xJg2EhGafsVEfPIeQt6MPEkfuZDq vxVQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id f4si15500914edq.363.2020.11.18.00.31.29; Wed, 18 Nov 2020 00:31:52 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727010AbgKRI3t (ORCPT + 99 others); Wed, 18 Nov 2020 03:29:49 -0500 Received: from mailgw01.mediatek.com ([210.61.82.183]:55667 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1726739AbgKRI3s (ORCPT ); Wed, 18 Nov 2020 03:29:48 -0500 X-UUID: d78b50cb186e4bbb96037ec8018b864f-20201118 X-UUID: d78b50cb186e4bbb96037ec8018b864f-20201118 Received: from mtkexhb01.mediatek.inc [(172.21.101.102)] by mailgw01.mediatek.com (envelope-from ) (Cellopoint E-mail Firewall v4.1.14 Build 0819 with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 202078089; Wed, 18 Nov 2020 16:29:45 +0800 Received: from mtkcas10.mediatek.inc (172.21.101.39) by mtkmbs08n1.mediatek.inc (172.21.101.55) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 18 Nov 2020 16:29:43 +0800 Received: from localhost.localdomain (10.17.3.153) by mtkcas10.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Wed, 18 Nov 2020 16:29:42 +0800 From: Jianjun Wang To: Bjorn Helgaas , Rob Herring , Lorenzo Pieralisi , Ryder Lee CC: Philipp Zabel , Matthias Brugger , Mauro Carvalho Chehab , , , , , , , Sj Huang , Jianjun Wang , , , , Subject: [v4,1/3] dt-bindings: PCI: mediatek: Add YAML schema Date: Wed, 18 Nov 2020 16:29:33 +0800 Message-ID: <20201118082935.26828-2-jianjun.wang@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20201118082935.26828-1-jianjun.wang@mediatek.com> References: <20201118082935.26828-1-jianjun.wang@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add YAML schemas documentation for Gen3 PCIe controller on MediaTek SoCs. Signed-off-by: Jianjun Wang Acked-by: Ryder Lee --- .../bindings/pci/mediatek-pcie-gen3.yaml | 135 ++++++++++++++++++ 1 file changed, 135 insertions(+) create mode 100644 Documentation/devicetree/bindings/pci/mediatek-pcie-gen3.yaml diff --git a/Documentation/devicetree/bindings/pci/mediatek-pcie-gen3.yaml b/Documentation/devicetree/bindings/pci/mediatek-pcie-gen3.yaml new file mode 100644 index 000000000000..e2aecbb56e57 --- /dev/null +++ b/Documentation/devicetree/bindings/pci/mediatek-pcie-gen3.yaml @@ -0,0 +1,135 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/pci/mediatek-pcie-gen3.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Gen3 PCIe controller on MediaTek SoCs + +maintainers: + - Jianjun Wang + +allOf: + - $ref: /schemas/pci/pci-bus.yaml# + +properties: + compatible: + const: mediatek,mt8192-pcie + + reg: + maxItems: 1 + + interrupts: + maxItems: 1 + + ranges: + minItems: 1 + maxItems: 8 + + resets: + minItems: 1 + maxItems: 2 + + reset-names: + anyOf: + - const: mac + - const: phy + + clocks: + maxItems: 5 + + clock-names: + items: + - const: tl_26m + - const: tl_96m + - const: tl_32k + - const: peri_26m + - const: top_133m + + assigned-clocks: + maxItems: 1 + + assigned-clock-parents: + maxItems: 1 + + phys: + maxItems: 1 + + '#interrupt-cells': + const: 1 + + interrupt-controller: + description: Interrupt controller node for handling legacy PCI interrupts. + type: object + properties: + '#address-cells': + const: 0 + '#interrupt-cells': + const: 1 + interrupt-controller: true + + required: + - '#address-cells' + - '#interrupt-cells' + - interrupt-controller + + additionalProperties: false + +required: + - compatible + - reg + - interrupts + - ranges + - clocks + - '#interrupt-cells' + - interrupt-controller + +unevaluatedProperties: false + +examples: + - | + #include + #include + + bus { + #address-cells = <2>; + #size-cells = <2>; + + pcie: pcie@11230000 { + compatible = "mediatek,mt8192-pcie"; + device_type = "pci"; + #address-cells = <3>; + #size-cells = <2>; + reg = <0x00 0x11230000 0x00 0x4000>; + reg-names = "pcie-mac"; + interrupts = ; + bus-range = <0x00 0xff>; + ranges = <0x82000000 0x00 0x12000000 0x00 + 0x12000000 0x00 0x1000000>; + clocks = <&infracfg 40>, + <&infracfg 43>, + <&infracfg 97>, + <&infracfg 99>, + <&infracfg 111>; + clock-names = "tl_26m", "tl_96m", "tl_32k", "peri_26m", "top_133m"; + assigned-clocks = <&topckgen 50>; + assigned-clock-parents = <&topckgen 91>; + + phys = <&pciephy>; + phy-names = "pcie-phy"; + resets = <&infracfg_rst 0>; + reset-names = "phy"; + + #interrupt-cells = <1>; + interrupt-map-mask = <0 0 0 0x7>; + interrupt-map = <0 0 0 1 &pcie_intc 0>, + <0 0 0 2 &pcie_intc 1>, + <0 0 0 3 &pcie_intc 2>, + <0 0 0 4 &pcie_intc 3>; + pcie_intc: interrupt-controller { + #address-cells = <0>; + #interrupt-cells = <1>; + interrupt-controller; + }; + }; + }; -- 2.25.1