Received: by 2002:a05:6a10:16a7:0:0:0:0 with SMTP id gp39csp554615pxb; Wed, 18 Nov 2020 11:03:48 -0800 (PST) X-Google-Smtp-Source: ABdhPJzcYE7a23mhNXggNloutTCV6DVsPNk/G1Vfl1wLp0YXfBSOfgH5hgmZwdOnYfn/xSNt5QzG X-Received: by 2002:a17:906:ece7:: with SMTP id qt7mr6793300ejb.316.1605726227809; Wed, 18 Nov 2020 11:03:47 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1605726227; cv=none; d=google.com; s=arc-20160816; b=HGN2eBsZKDvI0kzGtZNqNp2kfB7FuXyn6be0hjL28g86Fxo6uxlc00WZQMPn+e97B9 h/2sC2TmgceV0aXWDrPes7UVP1lkXueQ7DlcfstgcfCtmP7LatUt36kqVO2pCdaLCNZZ fyayf80EUtoHb/AFqkm51udW5y49X+r87r2Y7QwJ4mAlmuakP92mksg1XpYFo+BQ2W+j HLv3GCnh7Ew9v7qAevURX62hrZ//f4J+tmUMrYhAE6W4cAE/4afOHdJcsUZv9H0lxE0/ CGc8sAZIDwsth4Dec97o+XAL9NNYSDExSC64XXgJI0VXa4eA82HVdYq1uBEEqRtmoLE2 HriQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=DUylgC6GY1EcCUhl3HcIkY+GQxhwkTWO7em8Dq2yWl4=; b=Q3xjfeg8CHFQVg2P1VW1xTplKSv6EUp0gpGHNogevco+KeJHaaBIRfU23NH+cK4zj3 JRV9uNZQzMRmE+Csb9JC9cEHZyzDnDya8l4uMvJXYSIY8OTRNslwByXnAX/tEMndPPyR YtRgIcm6NgvO/sgyNwa4Z21sjHjlSRJRMm3LQPSQb7sOIbbhUecpS/MqZCeU+//jK4Ok 2lubCErgkdSYKRSZ9btyHFuI2NtX9qXgrKhva1StJmQNwHTgyVQp4ZVbyEfRG0CpynhP 2MHFLqQDuI6OW/a4/YQQ0qMC5+0ks/+go0RadsLNJAx5huUIRjXTQq8p5e8QT7AD3Bqk 2iYA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id w8si15840026ejv.203.2020.11.18.11.03.23; Wed, 18 Nov 2020 11:03:47 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727109AbgKRTAk (ORCPT + 99 others); Wed, 18 Nov 2020 14:00:40 -0500 Received: from mga11.intel.com ([192.55.52.93]:61024 "EHLO mga11.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726822AbgKRTAg (ORCPT ); Wed, 18 Nov 2020 14:00:36 -0500 IronPort-SDR: 99BH1oT1fL/R54UgUKwMoNNauKJhRsdLWqgEq/dEsR6QdJf035UrGs+LuNGsxgzo16CZ48wlbW 9S+4ir1CDuQA== X-IronPort-AV: E=McAfee;i="6000,8403,9809"; a="167658898" X-IronPort-AV: E=Sophos;i="5.77,488,1596524400"; d="scan'208";a="167658898" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga005.jf.intel.com ([10.7.209.41]) by fmsmga102.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 18 Nov 2020 11:00:35 -0800 IronPort-SDR: U4ocS8WylzQAzOjsfBOZhgh/yMLBPAAKQ/dES0xx+xz4livRo3xybVQB8hmV+qlLiiAvvxxoMq 7/A7C7KDFqvg== X-IronPort-AV: E=Sophos;i="5.77,488,1596524400"; d="scan'208";a="544665314" Received: from rhweight-wrk1.ra.intel.com ([137.102.106.140]) by orsmga005-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 18 Nov 2020 11:00:35 -0800 From: matthew.gerlach@linux.intel.com To: linux-fpga@vger.kernel.org, linux-kernel@vger.kernel.org, mdf@kernel.org, hao.wu@intel.com, trix@redhat.com, linux-doc@vger.kernel.org, corbet@lwn.net Cc: Matthew Gerlach Subject: [PATCH v2 1/2] fpga: dfl: refactor cci_enumerate_feature_devs() Date: Wed, 18 Nov 2020 11:01:50 -0800 Message-Id: <20201118190151.365564-2-matthew.gerlach@linux.intel.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20201118190151.365564-1-matthew.gerlach@linux.intel.com> References: <20201118190151.365564-1-matthew.gerlach@linux.intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Matthew Gerlach In preparation of looking for dfls based on a vendor specific pcie capability, move code that assumes Bar0/offset0 as start of DFL to its own function. Signed-off-by: Matthew Gerlach --- v2: remove spurious blank lines rename find_dfl_in_bar0 to find_dfls_by_default --- drivers/fpga/dfl-pci.c | 84 +++++++++++++++++++++++------------------- 1 file changed, 47 insertions(+), 37 deletions(-) diff --git a/drivers/fpga/dfl-pci.c b/drivers/fpga/dfl-pci.c index a2203d03c9e2..b27fae045536 100644 --- a/drivers/fpga/dfl-pci.c +++ b/drivers/fpga/dfl-pci.c @@ -119,49 +119,20 @@ static int *cci_pci_create_irq_table(struct pci_dev *pcidev, unsigned int nvec) return table; } -/* enumerate feature devices under pci device */ -static int cci_enumerate_feature_devs(struct pci_dev *pcidev) +static int find_dfls_by_default(struct pci_dev *pcidev, + struct dfl_fpga_enum_info *info) { - struct cci_drvdata *drvdata = pci_get_drvdata(pcidev); - int port_num, bar, i, nvec, ret = 0; - struct dfl_fpga_enum_info *info; - struct dfl_fpga_cdev *cdev; resource_size_t start, len; + int port_num, bar, i; void __iomem *base; - int *irq_table; + int ret = 0; u32 offset; u64 v; - /* allocate enumeration info via pci_dev */ - info = dfl_fpga_enum_info_alloc(&pcidev->dev); - if (!info) - return -ENOMEM; - - /* add irq info for enumeration if the device support irq */ - nvec = cci_pci_alloc_irq(pcidev); - if (nvec < 0) { - dev_err(&pcidev->dev, "Fail to alloc irq %d.\n", nvec); - ret = nvec; - goto enum_info_free_exit; - } else if (nvec) { - irq_table = cci_pci_create_irq_table(pcidev, nvec); - if (!irq_table) { - ret = -ENOMEM; - goto irq_free_exit; - } - - ret = dfl_fpga_enum_info_add_irq(info, nvec, irq_table); - kfree(irq_table); - if (ret) - goto irq_free_exit; - } - - /* start to find Device Feature List in Bar 0 */ + /* start to find Device Feature List from Bar 0 */ base = cci_pci_ioremap_bar0(pcidev); - if (!base) { - ret = -ENOMEM; - goto irq_free_exit; - } + if (!base) + return -ENOMEM; /* * PF device has FME and Ports/AFUs, and VF device only has one @@ -208,12 +179,51 @@ static int cci_enumerate_feature_devs(struct pci_dev *pcidev) dfl_fpga_enum_info_add_dfl(info, start, len); } else { ret = -ENODEV; - goto irq_free_exit; } /* release I/O mappings for next step enumeration */ pcim_iounmap_regions(pcidev, BIT(0)); + return ret; +} + +/* enumerate feature devices under pci device */ +static int cci_enumerate_feature_devs(struct pci_dev *pcidev) +{ + struct cci_drvdata *drvdata = pci_get_drvdata(pcidev); + struct dfl_fpga_enum_info *info; + struct dfl_fpga_cdev *cdev; + int nvec, ret = 0; + int *irq_table; + + /* allocate enumeration info via pci_dev */ + info = dfl_fpga_enum_info_alloc(&pcidev->dev); + if (!info) + return -ENOMEM; + + /* add irq info for enumeration if the device support irq */ + nvec = cci_pci_alloc_irq(pcidev); + if (nvec < 0) { + dev_err(&pcidev->dev, "Fail to alloc irq %d.\n", nvec); + ret = nvec; + goto enum_info_free_exit; + } else if (nvec) { + irq_table = cci_pci_create_irq_table(pcidev, nvec); + if (!irq_table) { + ret = -ENOMEM; + goto irq_free_exit; + } + + ret = dfl_fpga_enum_info_add_irq(info, nvec, irq_table); + kfree(irq_table); + if (ret) + goto irq_free_exit; + } + + ret = find_dfls_by_default(pcidev, info); + if (ret) + goto irq_free_exit; + /* start enumeration with prepared enumeration information */ cdev = dfl_fpga_feature_devs_enumerate(info); if (IS_ERR(cdev)) { -- 2.25.2