Received: by 2002:a05:6a10:f347:0:0:0:0 with SMTP id d7csp2343267pxu; Mon, 7 Dec 2020 04:20:01 -0800 (PST) X-Google-Smtp-Source: ABdhPJzjdW+wSjcBjWV0tmtCWwyBuAhLc5wxNQcvEWNnlIlEkybu7sPPg72aRpJExvu2zfCNqSpI X-Received: by 2002:a17:906:254b:: with SMTP id j11mr9068319ejb.326.1607343601410; Mon, 07 Dec 2020 04:20:01 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1607343601; cv=none; d=google.com; s=arc-20160816; b=fnqbLPz11YLtKYnj6v+cRDwL2iZahnPQRKyvxhV0REcJkGgUFfgc1yTB1kIao/JWmc jYdSbtNkzMmt6dGISsK0BB2y+ZJdQC6J4wJPNh+VjxsvsZDLCja22rvyOOHd1rTPC2wk wjFSQoSFWT01vnqtLZLtQTOsORxJyQLRyith94k7s2gjEpNBR67VfFpxsfRxC9KrORCT ax3kDGsJ0BoUfgqk+ovwYcyG6t9dqHETq8NaweopoivJ9MUn2CioaVkyfDxxjtdURKMG zVzD7eCaoaA/MuuwmZQp1kYjQwBIZNLb14N5CZf5rPsqGyJodDU4GzyzF+zNFCSkihH/ EryQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:dkim-signature; bh=oLSY4BvC+kocc95NW9kFknxrocCRMUNX+7zZ7GdZEdE=; b=b9lEaLQVdc06Yf5z7z/RiceQB1TCN9/anb2f6kq2YZokMmu4D5Dfgmt+LTvgaHHrhG tzvWoQAzWgMajqXX+NcFyW16+CHq/X9IscIdG8ruVvQCal32/Z5tbR5HoNK3Ykn6z9vx yoGYr5KI5CufY1zaxtQ8UKwErRb3nWw9l0d/rAYhL9AViEc0Wg3vYxkpNtWgWd2bc9ML 72IavY3bBgL/qJC4QdGgc7Wi7pkQkx9BPn67Upmk2XknA8jaZVqEXiBpn5oC62Y47753 aEFJOtQj73pD0lTazp7mCR6Vp4deD5fFfqML3SzjuWGCU4iftCSp+7wEf0JoA8IwvJFn gg6g== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=hRZg11Ux; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id hq7si5848712ejc.539.2020.12.07.04.19.38; Mon, 07 Dec 2020 04:20:01 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=hRZg11Ux; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727415AbgLGMPo (ORCPT + 99 others); Mon, 7 Dec 2020 07:15:44 -0500 Received: from esa2.microchip.iphmx.com ([68.232.149.84]:18700 "EHLO esa2.microchip.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726874AbgLGMPn (ORCPT ); Mon, 7 Dec 2020 07:15:43 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1607343343; x=1638879343; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=qLOtOxVFdu21NtVXZtuWQ5MPAa73p0vinHUTGyyY9k4=; b=hRZg11Ux1C4W0JSLmO3iDj90eA0u1Bvq8l4Wclmi1tH2vFx5+L7iYiYt ufYYi5Yq8aqMbm8UROZA1fhnlng3lrrI3zkaY72CSRmAXU1jvG8D8u7jq XNGuZyIZXme3AeH6Uo7HY0G0yVTf2O6Uc9ex9oZbu6BcICAyjT2tDpToc Isi+z6IGVx2nX4xM5K736+P4r1oqkYCaSaH9JYYYUfH3ZOehu9JK07zth 38D0rQBN5tVZ4Hih8wVDDUMwi6UB2n5kiW5Ft4+FXn5t40DntiP1mB+6r Heh4Ts1J59wZP5ODKrUV2eHPjIKSCgZwgckXbsIUF21b6zEhkDSOlLhex w==; IronPort-SDR: hCapHIzhvxnPvy/EFiR/XOqTdhoujbPyrQ9i2/oip+cGuIjeVm4dZZ1SGoImVBUAGBfe8InhOJ FWoKae9JBK9MDoUqlAwVkMquLflK6zt3qZtNHw46uBjW3MLGEb2IomvWj7LbnJA3ARleey42kF v7sGNEv19mRUpWGCb6RHP8YTOB6ZiZ/PxkHBsLJhYiaz4XIuS3GMOeWW4ufWU9INuP/bB8NQ1Y SujFGMdcVcAsjtehuSbDkhTu0JyPR241srP0nIQ8+wn2sxCmCsvnQvVF1xFSM9W8l16/SiY1/Y lN4= X-IronPort-AV: E=Sophos;i="5.78,399,1599548400"; d="scan'208";a="98863066" Received: from smtpout.microchip.com (HELO email.microchip.com) ([198.175.253.82]) by esa2.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 07 Dec 2020 05:13:59 -0700 Received: from chn-vm-ex04.mchp-main.com (10.10.85.152) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1979.3; Mon, 7 Dec 2020 05:13:58 -0700 Received: from mchp-dev-shegelun.microchip.com (10.10.115.15) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server id 15.1.1979.3 via Frontend Transport; Mon, 7 Dec 2020 05:13:56 -0700 From: Steen Hegelund To: Kishon Vijay Abraham I , Vinod Koul , "Rob Herring" , Device Tree List CC: Steen Hegelund , Alexandre Belloni , Lars Povlsen , Bjarni Jonasson , Microchip UNG Driver List , , Subject: [PATCH v9 1/4] dt-bindings: phy: Add sparx5-serdes bindings Date: Mon, 7 Dec 2020 13:13:42 +0100 Message-ID: <20201207121345.3818234-2-steen.hegelund@microchip.com> X-Mailer: git-send-email 2.29.2 In-Reply-To: <20201207121345.3818234-1-steen.hegelund@microchip.com> References: <20201207121345.3818234-1-steen.hegelund@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Document the Sparx5 ethernet serdes phy driver bindings. Signed-off-by: Lars Povlsen Signed-off-by: Steen Hegelund --- .../bindings/phy/microchip,sparx5-serdes.yaml | 100 ++++++++++++++++++ 1 file changed, 100 insertions(+) create mode 100644 Documentation/devicetree/bindings/phy/microchip,sparx5-serdes.yaml diff --git a/Documentation/devicetree/bindings/phy/microchip,sparx5-serdes.yaml b/Documentation/devicetree/bindings/phy/microchip,sparx5-serdes.yaml new file mode 100644 index 000000000000..bdbdb3bbddbe --- /dev/null +++ b/Documentation/devicetree/bindings/phy/microchip,sparx5-serdes.yaml @@ -0,0 +1,100 @@ +# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/phy/microchip,sparx5-serdes.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Microchip Sparx5 Serdes controller + +maintainers: + - Steen Hegelund + +description: | + The Sparx5 SERDES interfaces share the same basic functionality, but + support different operating modes and line rates. + + The following list lists the SERDES features: + + * RX Adaptive Decision Feedback Equalizer (DFE) + * Programmable continuous time linear equalizer (CTLE) + * Rx variable gain control + * Rx built-in fault detector (loss-of-lock/loss-of-signal) + * Adjustable tx de-emphasis (FFE) + * Tx output amplitude control + * Supports rx eye monitor + * Multiple loopback modes + * Prbs generator and checker + * Polarity inversion control + + SERDES6G: + + The SERDES6G is a high-speed SERDES interface, which can operate at + the following data rates: + + * 100 Mbps (100BASE-FX) + * 1.25 Gbps (SGMII/1000BASE-X/1000BASE-KX) + * 3.125 Gbps (2.5GBASE-X/2.5GBASE-KX) + * 5.15625 Gbps (5GBASE-KR/5G-USXGMII) + + SERDES10G + + The SERDES10G is a high-speed SERDES interface, which can operate at + the following data rates: + + * 100 Mbps (100BASE-FX) + * 1.25 Gbps (SGMII/1000BASE-X/1000BASE-KX) + * 3.125 Gbps (2.5GBASE-X/2.5GBASE-KX) + * 5 Gbps (QSGMII/USGMII) + * 5.15625 Gbps (5GBASE-KR/5G-USXGMII) + * 10 Gbps (10G-USGMII) + * 10.3125 Gbps (10GBASE-R/10GBASE-KR/USXGMII) + + SERDES25G + + The SERDES25G is a high-speed SERDES interface, which can operate at + the following data rates: + + * 1.25 Gbps (SGMII/1000BASE-X/1000BASE-KX) + * 3.125 Gbps (2.5GBASE-X/2.5GBASE-KX) + * 5 Gbps (QSGMII/USGMII) + * 5.15625 Gbps (5GBASE-KR/5G-USXGMII) + * 10 Gbps (10G-USGMII) + * 10.3125 Gbps (10GBASE-R/10GBASE-KR/USXGMII) + * 25.78125 Gbps (25GBASE-KR/25GBASE-CR/25GBASE-SR/25GBASE-LR/25GBASE-ER) + +properties: + $nodename: + pattern: "^serdes@[0-9a-f]+$" + + compatible: + const: microchip,sparx5-serdes + + reg: + minItems: 1 + + '#phy-cells': + const: 1 + description: | + - The main serdes input port + + clocks: + maxItems: 1 + +required: + - compatible + - reg + - '#phy-cells' + - clocks + +additionalProperties: false + +examples: + - | + serdes: serdes@10808000 { + compatible = "microchip,sparx5-serdes"; + #phy-cells = <1>; + clocks = <&sys_clk>; + reg = <0x10808000 0x5d0000>; + }; + +... -- 2.29.2