Received: by 2002:a05:6a10:f347:0:0:0:0 with SMTP id d7csp578994pxu; Fri, 11 Dec 2020 09:09:48 -0800 (PST) X-Google-Smtp-Source: ABdhPJy6IEGs8SDK80RB8wGY1TaWl9WE5UWkQ6GgDUrpi9PsLHLvE9oYkJVrTrnwQfDw4SkSLa9W X-Received: by 2002:a17:906:fa12:: with SMTP id lo18mr12102812ejb.354.1607706587607; Fri, 11 Dec 2020 09:09:47 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1607706587; cv=none; d=google.com; s=arc-20160816; b=X4oy7JcDin6iO38G0ooDqpbfs66WPqXni6mYzoYJcdT5bVM2e0Q/ByestM3S6Ggo/V e9wnCFY0A5Uk04Pe8olUvm5y3WZe3rZX9360xN1ZLp6sc7jht+yzctOhhujJ7VSDUhCI el7/w4vDq2dpmlFvnZEkMaeS30uhjQZ3ZQe9ePoBwqcmPBq8A0h4KBIJNf+Q5ftsGRtO WEzmi2BGGc3aL/qKro57pnRqeNR86glPXzMe2Cm4YJMKfCRbZSd2Qy6vHH8POhRs7I// GfRtIZZcoSQDu1wroONVKdDl0954d1Fr36GkzxsNmAWZU5+UL1A+L9t7aN9d7t2lU4yi rIKQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:to:from; bh=YMCFs/PbBD3PuddJHvaS5jjWIUC3SfuXXwVmM805M9E=; b=tAFGbuRQkWOJoDEEZiROyI5YKZ+g5IpUpxKE9H0lyL3JisgtLQE8HxkZYFHOveu4hM y4ocMMWRUs7o43TtbUAsJCGWlzYeNDaHbu96fTnG1XZ78ApmpNaZe+I5pv6mz5QODzTI HlevhQ6UwxzoHrTyK1HkVtt06UcsV3Yls3H51rR4oFsIM2Qcq+tm1iWKc3DGRpuU4Baz p3v7eQlLDG66t8FP/p080ws6magq3cIgwnqsbxeMl2d2cDV93t/d/fHhXpaSylRh4NAq OgZKG3tF3wxpf2wJxKNmMyDm5LW2jGiQMF1hdha2sMno41pwHCJvpMaN2iN17vPRNthm VoCg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id f7si4786739ejx.294.2020.12.11.09.09.22; Fri, 11 Dec 2020 09:09:47 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2405875AbgLKMAg (ORCPT + 99 others); Fri, 11 Dec 2020 07:00:36 -0500 Received: from szxga06-in.huawei.com ([45.249.212.32]:9431 "EHLO szxga06-in.huawei.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727092AbgLKL7w (ORCPT ); Fri, 11 Dec 2020 06:59:52 -0500 Received: from DGGEMS410-HUB.china.huawei.com (unknown [172.30.72.59]) by szxga06-in.huawei.com (SkyGuard) with ESMTP id 4Csq7N73dHzhqWt; Fri, 11 Dec 2020 19:58:40 +0800 (CST) Received: from huawei.com (10.151.151.249) by DGGEMS410-HUB.china.huawei.com (10.3.19.210) with Microsoft SMTP Server id 14.3.487.0; Fri, 11 Dec 2020 19:59:01 +0800 From: Dongjiu Geng To: , , , , , , , , , , Subject: [PATCH RESEND v6 3/4] dt: bindings: dma: Add DT bindings for HiSilicon Hiedma Controller Date: Sat, 12 Dec 2020 13:11:14 +0000 Message-ID: <20201212131115.569-4-gengdongjiu@huawei.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20201212131115.569-1-gengdongjiu@huawei.com> References: <20201212131115.569-1-gengdongjiu@huawei.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.151.151.249] X-CFilter-Loop: Reflected Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The Hiedma Controller v310 Provides eight DMA channels, each channel can be configured for one-way transfer. The data can be transferred in 8-bit, 16-bit, 32-bit, or 64-bit mode. This documentation describes DT bindings of this controller. Signed-off-by: Dongjiu Geng --- .../bindings/dma/hisilicon,hiedmacv310.yaml | 94 +++++++++++++++++++ 1 file changed, 94 insertions(+) create mode 100644 Documentation/devicetree/bindings/dma/hisilicon,hiedmacv310.yaml diff --git a/Documentation/devicetree/bindings/dma/hisilicon,hiedmacv310.yaml b/Documentation/devicetree/bindings/dma/hisilicon,hiedmacv310.yaml new file mode 100644 index 000000000000..f57703fbbe7b --- /dev/null +++ b/Documentation/devicetree/bindings/dma/hisilicon,hiedmacv310.yaml @@ -0,0 +1,94 @@ +# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/dma/hisilicon,hiedmacv310.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: HiSilicon Hiedma Controller v310 Device Tree Bindings + +description: | + These bindings describe the DMA engine included in the HiSilicon Hiedma + Controller v310 Device. + +maintainers: + - Dongjiu Geng + +allOf: + - $ref: "dma-controller.yaml#" + +properties: + "#dma-cells": + const: 2 + + compatible: + const: hisilicon,hiedmacv310 + + reg: + maxItems: 1 + + interrupts: + maxItems: 1 + + hisi,misc-control: + $ref: /schemas/types.yaml#definitions/phandle-array + description: phandle pointing to the misc controller provider node and base register. + + clocks: + items: + - description: apb clock + - description: axi clock + + clock-names: + items: + - const: apb_pclk + - const: axi_aclk + + resets: + description: phandle pointing to the dma reset controller provider node. + + reset-names: + items: + - const: dma-reset + + dma-requests: + maximum: 32 + + dma-channels: + maximum: 8 + + +required: + - "#dma-cells" + - compatible + - hisi,misc-control + - reg + - interrupts + - clocks + - clock-names + - resets + - reset-names + - dma-requests + - dma-channels + +additionalProperties: false + +examples: + - | + #include + #include + + dma: dma-controller@10040000 { + compatible = "hisilicon,hiedmacv310"; + reg = <0x10040000 0x1000>; + hisi,misc-control = <&misc_ctrl 0x144>; + interrupts = <0 82 4>; + clocks = <&clock HI3559AV100_EDMAC1_CLK>, <&clock HI3559AV100_EDMAC1_AXICLK>; + clock-names = "apb_pclk", "axi_aclk"; + resets = <&clock 0x16c 7>; + reset-names = "dma-reset"; + dma-requests = <32>; + dma-channels = <8>; + #dma-cells = <2>; + }; + +... -- 2.17.1