Received: by 2002:a05:6a10:f347:0:0:0:0 with SMTP id d7csp652407pxu; Fri, 11 Dec 2020 10:53:20 -0800 (PST) X-Google-Smtp-Source: ABdhPJx3VUa0dsVi8G1Xpn8+/75QARXIhVH/5nXCH9SgLFc768ce3VaCfWRfKPLIRLZzAnB7qeE3 X-Received: by 2002:a17:906:6091:: with SMTP id t17mr12383108ejj.476.1607712800541; Fri, 11 Dec 2020 10:53:20 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1607712800; cv=none; d=google.com; s=arc-20160816; b=dQ44dUB4B30uWGlJY/Qc4FVz35zvOJ2mvQRO4Fa8FL9eIudGReYPQkZJQfJV3sP3yQ ogu9JwlYZxSLiGCVzD6tKI23wx/xx6fYj0Vzx89jIFpy011LAqKXD1IncWtbchVe+Laj f/szNj3FNOAksirAJUN4ncsAmD2FsFl56IPnSzYkLXapmwNdNyuIJioevoP+/I8YVAyH NDCqTcH/nQH0cwi1p215M/TEDbJj5L6WRbVPbidZFMo14WSimrwYS00QKue0UB7MmKhW kFF0dwgsUdPVEiGu+trTPOzJRU7719Gzofgu+inv/qo/vrPx1fzojqm5zrZAtB3TSOXG eGPQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=3YJOpsLNUJCKpNjK/mrgTh4DBxFB8pgGVCN4zJkrqCo=; b=pe1fGjq+5gGkiD9RRTp+xq5c0x/7WqnrUld5IXV5WBAGczifOdCzh2LH8CVRtLsyVg g6n7LICyShcMSadZkbEs/iWFzDx2kTW02iGXmQ6fGVgvZ3czMPdyfn59PeYj3CfzgTpY J7GicLitbXyJpR2jED/vND8oqsU1MCv3+e17u09IuFsDYAXiI2xcAMwBkPEy6w/LYZrC vRNlysShmIfuIgNeZwiz8s5dFrU19tyzMtOwl3TXtD2koQfzfXeoJ7qmyxsxar2riMLe xjP9gMWq64MoPEdtzga9ebvNYTyHBLNYqb7vZcySNPYdQcDS7JG+5qD7k7G4wCZD55ir YMUQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=SzxLWWhi; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id o9si5459630ejr.672.2020.12.11.10.52.57; Fri, 11 Dec 2020 10:53:20 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=SzxLWWhi; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2393135AbgLKRCh (ORCPT + 99 others); Fri, 11 Dec 2020 12:02:37 -0500 Received: from hqnvemgate26.nvidia.com ([216.228.121.65]:5110 "EHLO hqnvemgate26.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2392633AbgLKRC0 (ORCPT ); Fri, 11 Dec 2020 12:02:26 -0500 Received: from hqmail.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate26.nvidia.com (using TLS: TLSv1.2, AES256-SHA) id ; Fri, 11 Dec 2020 09:01:33 -0800 Received: from HQMAIL107.nvidia.com (172.20.187.13) by HQMAIL101.nvidia.com (172.20.187.10) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Fri, 11 Dec 2020 17:01:33 +0000 Received: from skomatineni-linux.nvidia.com (172.20.145.6) by mail.nvidia.com (172.20.187.13) with Microsoft SMTP Server id 15.0.1473.3 via Frontend Transport; Fri, 11 Dec 2020 17:01:32 +0000 From: Sowjanya Komatineni To: , , , , CC: , , , , Subject: [PATCH v2 2/9] dt-bindings: spi: Add Tegra Quad SPI device tree binding Date: Fri, 11 Dec 2020 09:01:20 -0800 Message-ID: <1607706088-1437-4-git-send-email-skomatineni@nvidia.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1607706088-1437-1-git-send-email-skomatineni@nvidia.com> References: <1607706088-1437-1-git-send-email-skomatineni@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1607706093; bh=3YJOpsLNUJCKpNjK/mrgTh4DBxFB8pgGVCN4zJkrqCo=; h=From:To:CC:Subject:Date:Message-ID:X-Mailer:In-Reply-To: References:X-NVConfidentiality:MIME-Version:Content-Type; b=SzxLWWhiw5vNRcWRDeWNiZ8rpXBKtMYWgUYDWaw+gmKBRimsxj/K0KxmgsLTDVZv2 8EdKMavH0+bThxTqRGAYHO2ah0nZNFIVqI3hoxd2aWcHNcls2+juzwif3d8ktyfPB8 6M/pU0oFFhihOF/ZeV1LFIL3dBXBc+LBY+MxnYQFJePAb21mQsDa79OIr3eGCmlaGD 54mzm2hYMjIlGv7tyHZYhwuWPohyPyG8/q6tzHlJAM6JTr7Q4ibv7qYOtngsgLUqy9 PNFDi5iamEmpl6VZ46rEhkXtUD7Zc5g0WXCZDhMtIKbK8Quu7rKq24hT+KTtlH32A+ VJR28pV+MR9rQ== Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch adds YAML based device tree binding document for Tegra Quad SPI driver. Signed-off-by: Sowjanya Komatineni --- .../bindings/spi/nvidia,tegra210-quad.yaml | 130 +++++++++++++++++++++ 1 file changed, 130 insertions(+) create mode 100644 Documentation/devicetree/bindings/spi/nvidia,tegra210-quad.yaml diff --git a/Documentation/devicetree/bindings/spi/nvidia,tegra210-quad.yaml b/Documentation/devicetree/bindings/spi/nvidia,tegra210-quad.yaml new file mode 100644 index 0000000..0b5fea6 --- /dev/null +++ b/Documentation/devicetree/bindings/spi/nvidia,tegra210-quad.yaml @@ -0,0 +1,130 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/spi/nvidia,tegra210-quad.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Tegra Quad SPI Controller + +maintainers: + - Thierry Reding + - Jonathan Hunter + +properties: + compatible: + enum: + - nvidia,tegra210-qspi + - nvidia,tegra186-qspi + - nvidia,tegra194-qspi + + reg: + maxItems: 1 + + interrupts: + maxItems: 1 + + clock-names: + items: + - const: qspi + - const: qspi_out + + clocks: + maxItems: 2 + + resets: + maxItems: 1 + + dmas: + maxItems: 2 + + dma-names: + items: + - const: rx + - const: tx + +patternProperties: + "^.*@[0-9a-f]+": + type: object + + properties: + compatible: + description: + Compatible of the SPI device. + + reg: + maxItems: 1 + + spi-max-frequency: + $ref: /schemas/types.yaml#/definitions/uint32 + description: + Maximum Quad SPI clocking speed of the device in Hz. + + spi-rx-bus-width: + description: + Bus width to the Quad SPI bus used for read transfers. + $ref: /schemas/types.yaml#/definitions/uint32 + enum: [1, 2, 4] + + spi-tx-bus-width: + description: + Bus width to the Quad SPI bus used for write transfers. + $ref: /schemas/types.yaml#/definitions/uint32 + enum: [1, 2, 4] + + nvidia,tx-clk-tap-delay: + description: + Delays the clock going out to device with this tap value. + Tap value varies based on platform design trace lengths from Tegra + QSPI to corresponding slave device. + $ref: /schemas/types.yaml#/definitions/uint32 + minimum: 0 + maximum: 31 + + nvidia,rx-clk-tap-delay: + description: + Delays the clock coming in from the device with this tap value. + Tap value varies based on platform design trace lengths from Tegra + QSPI to corresponding slave device. + $ref: /schemas/types.yaml#/definitions/uint32 + minimum: 0 + maximum: 255 + + required: + - reg + +required: + - compatible + - reg + - interrupts + - clock-names + - clocks + - resets + +additionalProperties: true + +examples: + - | + #include + #include + #include + spi@70410000 { + compatible = "nvidia,tegra210-qspi"; + reg = <0x70410000 0x1000>; + interrupts = ; + #address-cells = <1>; + #size-cells = <0>; + clocks = <&tegra_car TEGRA210_CLK_QSPI>, + <&tegra_car TEGRA210_CLK_QSPI_PM>; + clock-names = "qspi", "qspi_out"; + resets = <&tegra_car 211>; + dmas = <&apbdma 5>, <&apbdma 5>; + dma-names = "rx", "tx"; + + flash@0 { + compatible = "spi-nor"; + reg = <0>; + spi-max-frequency = <104000000>; + spi-tx-bus-width = <2>; + spi-rx-bus-width = <2>; + }; + }; -- 2.7.4