Received: by 2002:a05:6a10:f347:0:0:0:0 with SMTP id d7csp1188028pxu; Sat, 12 Dec 2020 05:03:05 -0800 (PST) X-Google-Smtp-Source: ABdhPJzHt0jDd5hEVj20NtDzzyygXgnqDBXIJn4Zon+2C97VvhZEumvz+oWWnxzmOIO9dVSvmJxR X-Received: by 2002:a17:906:2445:: with SMTP id a5mr5729770ejb.330.1607778185491; Sat, 12 Dec 2020 05:03:05 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1607778185; cv=none; d=google.com; s=arc-20160816; b=lQwrTCpJavNd/ZJZHCD+vc+6jVaW8UYkNeYqKnsO/M6J+xGQqkCjgPqRruQTcHHvUc RyY+jltT5siy4WiwchSW2NKbs5kNSnbFPy0W5KelTqdyo6ro8nwvLKJOj7ZStGRn097d gI7hCf/S3sMjd5FSpF4uUIyY6wxtOUsPEFRSCOKhJAK9h7R0pAkSiNPubuW/iz2Kvv85 AqPzhASA+4PoE0l1OknyvN3qIfW/NrpwMoQXfwwPP9RplRIvnmltwr8ogaNm1rD7NQ/6 rceqP5ZBY4MTjJAkfo9+riuKc0jiiHP79F5ukiYZTiZsIft0euAUhqID6jwFuhAPjFjd Tq3Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:to:from; bh=YMCFs/PbBD3PuddJHvaS5jjWIUC3SfuXXwVmM805M9E=; b=0S0x19suWkgMXAsrc4tkG/jOGLe9NtYiv9c7T3hRLxHIzXTPCHg63ihTzeqDCI3u6h Yk0S1ORJZATzh5ZedkhLQMSTj6F6+1oJgcjJORElSbt3GzOjBjRJlq8FWxt2zIOl/ohO YYdBvbKkV2Ey0+8vxG/9vGmKCnKiND3CtRyYM0XOUlogpYJUX/ydHFYUA0oJQpl37A/r VPezHye+tuj0AsPcy8RSiQiz35m++ehTBhuECVCKw56gsrYE+SYizboWH0LCkVgg5KCv O8DxJwQk0z/gLQA0+7A5SgKuoBB8LEutNNTukd991XWKEmAH2IZ1VqjSr988Wtj6Fv8J VfTA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id p12si6195173eji.735.2020.12.12.05.02.41; Sat, 12 Dec 2020 05:03:05 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2405296AbgLKL54 (ORCPT + 99 others); Fri, 11 Dec 2020 06:57:56 -0500 Received: from szxga04-in.huawei.com ([45.249.212.190]:9193 "EHLO szxga04-in.huawei.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2395386AbgLKL5g (ORCPT ); Fri, 11 Dec 2020 06:57:36 -0500 Received: from DGGEMS410-HUB.china.huawei.com (unknown [172.30.72.60]) by szxga04-in.huawei.com (SkyGuard) with ESMTP id 4Csq482XnLzkpRc; Fri, 11 Dec 2020 19:55:52 +0800 (CST) Received: from huawei.com (10.151.151.249) by DGGEMS410-HUB.china.huawei.com (10.3.19.210) with Microsoft SMTP Server id 14.3.487.0; Fri, 11 Dec 2020 19:56:26 +0800 From: Dongjiu Geng To: , , , , , , , , , , Subject: [PATCH v6 3/4] dt: bindings: dma: Add DT bindings for HiSilicon Hiedma Controller Date: Sat, 12 Dec 2020 13:08:39 +0000 Message-ID: <20201212130840.402-4-gengdongjiu@huawei.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20201212130840.402-1-gengdongjiu@huawei.com> References: <20201212130840.402-1-gengdongjiu@huawei.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.151.151.249] X-CFilter-Loop: Reflected Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The Hiedma Controller v310 Provides eight DMA channels, each channel can be configured for one-way transfer. The data can be transferred in 8-bit, 16-bit, 32-bit, or 64-bit mode. This documentation describes DT bindings of this controller. Signed-off-by: Dongjiu Geng --- .../bindings/dma/hisilicon,hiedmacv310.yaml | 94 +++++++++++++++++++ 1 file changed, 94 insertions(+) create mode 100644 Documentation/devicetree/bindings/dma/hisilicon,hiedmacv310.yaml diff --git a/Documentation/devicetree/bindings/dma/hisilicon,hiedmacv310.yaml b/Documentation/devicetree/bindings/dma/hisilicon,hiedmacv310.yaml new file mode 100644 index 000000000000..f57703fbbe7b --- /dev/null +++ b/Documentation/devicetree/bindings/dma/hisilicon,hiedmacv310.yaml @@ -0,0 +1,94 @@ +# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/dma/hisilicon,hiedmacv310.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: HiSilicon Hiedma Controller v310 Device Tree Bindings + +description: | + These bindings describe the DMA engine included in the HiSilicon Hiedma + Controller v310 Device. + +maintainers: + - Dongjiu Geng + +allOf: + - $ref: "dma-controller.yaml#" + +properties: + "#dma-cells": + const: 2 + + compatible: + const: hisilicon,hiedmacv310 + + reg: + maxItems: 1 + + interrupts: + maxItems: 1 + + hisi,misc-control: + $ref: /schemas/types.yaml#definitions/phandle-array + description: phandle pointing to the misc controller provider node and base register. + + clocks: + items: + - description: apb clock + - description: axi clock + + clock-names: + items: + - const: apb_pclk + - const: axi_aclk + + resets: + description: phandle pointing to the dma reset controller provider node. + + reset-names: + items: + - const: dma-reset + + dma-requests: + maximum: 32 + + dma-channels: + maximum: 8 + + +required: + - "#dma-cells" + - compatible + - hisi,misc-control + - reg + - interrupts + - clocks + - clock-names + - resets + - reset-names + - dma-requests + - dma-channels + +additionalProperties: false + +examples: + - | + #include + #include + + dma: dma-controller@10040000 { + compatible = "hisilicon,hiedmacv310"; + reg = <0x10040000 0x1000>; + hisi,misc-control = <&misc_ctrl 0x144>; + interrupts = <0 82 4>; + clocks = <&clock HI3559AV100_EDMAC1_CLK>, <&clock HI3559AV100_EDMAC1_AXICLK>; + clock-names = "apb_pclk", "axi_aclk"; + resets = <&clock 0x16c 7>; + reset-names = "dma-reset"; + dma-requests = <32>; + dma-channels = <8>; + #dma-cells = <2>; + }; + +... -- 2.17.1