Received: by 2002:a05:6a10:f347:0:0:0:0 with SMTP id d7csp1545126pxu; Thu, 17 Dec 2020 12:31:55 -0800 (PST) X-Google-Smtp-Source: ABdhPJzMhbQ19E93ld7tYxfIpvOhT+Yga4FYbjJmXfvTngOYs7ehC2YebuysJ8/h+BNsVirWafxB X-Received: by 2002:a50:e688:: with SMTP id z8mr1151792edm.129.1608237115539; Thu, 17 Dec 2020 12:31:55 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1608237115; cv=none; d=google.com; s=arc-20160816; b=0Bvv23fmY87uFU2jZUUZuvzV1I6S9IufAKuZrlhljencX0QoieRW4n6FLzkfZoVCnN /KJfcLVAyLeUOnyO0JbyFBW3CuCvC/zyxtZ88jRgHc23WWJ4myz/e24tl9u53aToLdM9 2Bel4rAn6Ny8/8GSpPpJukdC+4R/ZxWFan1u6ZdTT1/HcBwVobhiFEY62Xuq1Gf69AJb pf+k+mUXhRa0z22OMuz0emDZ31KqhM3N/VFDn7rvOQGSc1lQ513YlY14MLIVaIhWLJMa VRWBiEH2eqPtm9gokPNU+aFZuNJZul+tzIWyLzsjZIB/F3o8Tv2/J75u3H3QGj4KL4Zu nqLA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=F9YCDFK99FRDi3U+h+Ki2QV7a47qhYdA9LF7IjMqvCA=; b=kZY2GdZ2b49IHzyHWreubww7MApOoob1nqsfsgGM5RNIrR5qv6NT9ohOwOyTgsbKGB SdgEqVLP9u/QlsVkdg+ppqar4hbXXEaflRUMclhCzwcxIusKpjrvsvz1/gDfmyTwYKRi uwxh8jKfGbPa3vfkwXL46nLmznweESwRRZyf8+74huUoRK+IZVS3Sok1t6wNf6Lb5PTl MP6U6EN2xybh2ivm5T1TqHhgBvmktQP0ly3G0iA/Ap6LlWA2Im0lR0udlWEzdax6McUL U9mhcQRkUReDLyCdSXQc3ViNlBabpHh57EpUJswuQN2gdIFtfRA4iDWH8DM98Yd1oQNa FEQQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=cEc9sf8e; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id a15si3759557eju.355.2020.12.17.12.31.32; Thu, 17 Dec 2020 12:31:55 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=cEc9sf8e; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731514AbgLQU3i (ORCPT + 99 others); Thu, 17 Dec 2020 15:29:38 -0500 Received: from hqnvemgate26.nvidia.com ([216.228.121.65]:19871 "EHLO hqnvemgate26.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731503AbgLQU3h (ORCPT ); Thu, 17 Dec 2020 15:29:37 -0500 Received: from hqmail.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate26.nvidia.com (using TLS: TLSv1.2, AES256-SHA) id ; Thu, 17 Dec 2020 12:28:56 -0800 Received: from HQMAIL107.nvidia.com (172.20.187.13) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Thu, 17 Dec 2020 20:28:52 +0000 Received: from skomatineni-linux.nvidia.com (172.20.145.6) by mail.nvidia.com (172.20.187.13) with Microsoft SMTP Server id 15.0.1473.3 via Frontend Transport; Thu, 17 Dec 2020 20:28:51 +0000 From: Sowjanya Komatineni To: , , , , CC: , , , , , , , Subject: [PATCH v4 1/9] dt-bindings: clock: tegra: Add clock ID TEGRA210_CLK_QSPI_PM Date: Thu, 17 Dec 2020 12:28:39 -0800 Message-ID: <1608236927-28701-2-git-send-email-skomatineni@nvidia.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1608236927-28701-1-git-send-email-skomatineni@nvidia.com> References: <1608236927-28701-1-git-send-email-skomatineni@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1608236936; bh=F9YCDFK99FRDi3U+h+Ki2QV7a47qhYdA9LF7IjMqvCA=; h=From:To:CC:Subject:Date:Message-ID:X-Mailer:In-Reply-To: References:X-NVConfidentiality:MIME-Version:Content-Type; b=cEc9sf8eG3pG/1HuY89VejviGNh2TFWqRPBQgYjvP0xEl4r7+7CkUfWg2SZ9aedhC ZPnCKwqx2pvPnxBta0ZT3wev0PHMTqxuKAKUvKBVC3qoDyOaejLeBjvLjHR9WI7Msm qcs/WBKr3CRXjBtEoOknnekmQdwljn9cptejY+RSywNBIJOlqpzmZVS1MZFvPS4bMw BmFJF5PGQboFOfvE7dh8wgmHtmjRWnHRCS1FKRXh56t5WQ6BUEgXrCkQTxqkBNmoZd H9Il+lEDrfRkggPNFVD5+52FNdfDz9qel0Z7aukAbhLVUaLBkceodpYW0hCDA6q1np zN9RcqLmL50Rw== Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Tegra210 QSPI clock output has divider DIV2_SEL which will be enabled when using DDR interface mode. This patch adds clock ID for this to dt-binding. Acked-by: Rob Herring Signed-off-by: Sowjanya Komatineni --- include/dt-bindings/clock/tegra210-car.h | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/include/dt-bindings/clock/tegra210-car.h b/include/dt-bindings/clock/tegra210-car.h index ab8b8a7..9cfcc3b 100644 --- a/include/dt-bindings/clock/tegra210-car.h +++ b/include/dt-bindings/clock/tegra210-car.h @@ -307,7 +307,7 @@ #define TEGRA210_CLK_AUDIO4 275 #define TEGRA210_CLK_SPDIF 276 /* 277 */ -/* 278 */ +#define TEGRA210_CLK_QSPI_PM 278 /* 279 */ /* 280 */ #define TEGRA210_CLK_SOR0_LVDS 281 /* deprecated */ -- 2.7.4