Received: by 2002:a05:6a10:f347:0:0:0:0 with SMTP id d7csp3827545pxu; Sun, 20 Dec 2020 17:50:11 -0800 (PST) X-Google-Smtp-Source: ABdhPJwAQoiboJIDVDAsqH9ap8CXWyTsU3SMQHTt4h8e2bCeRaoCAqMgFQlvFNZAhUXrA+6vnga2 X-Received: by 2002:a17:906:447:: with SMTP id e7mr13459476eja.172.1608515411017; Sun, 20 Dec 2020 17:50:11 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1608515411; cv=none; d=google.com; s=arc-20160816; b=ywAv4GU/g5Kune57gm5GJO+CKrnv+M4G+KvuNUuwok+KpJWExw0H7Y/RL8K+K1xg5n TQzamgi7zEvX3TxFuYx7vM9Qy77L14gWSdMGItv60+Xqjuwg2lCMKLJnD+gc5RMZrQec iiQ4jyyyP8r7CCnYe/tLKzJwmxVlTC2k6hW3vzrbpSuGqbQokuicpLy5V1rzH4wlJlfk 0yQI47H/lWgep9zFQVGMpZnOpET+F2WC+djzLWCmS+SPZa449z5HfR07k3+2IrPjhDfD 3aw/+e6Oe5rimLKhUNn5+Y12pjEVMYufix3UeYKbjCNky6lRriCwEOsUk5vr3I6j5kjf oT8w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:message-id:date:to:cc:from:subject :references:in-reply-to:content-transfer-encoding:mime-version :dkim-signature; bh=cAPnsXBJUnGGzwY3CB4NbAYIw7ntX3aA/4lciHAco70=; b=TfB0b0kkvDVIfavwcQdmjlQeFDGBHbDbzd8mNT15p5AY+g0328ZiKkTNlaOoJ68WnT R4AhhezhqjQGwaHWt5hTKeRg6qnNeSmCq9MLMi935JT1wrmr/TiBC/ijVGPNS7e1GsHJ 0iC+UNkjlTEXyoGAJX25dB9u1Xo2kLpQpqRE4L8PJTd1TOP4MYum5HpkQSkl0zEA/WCy Lkgjj6XH04W0kdgWEOsL1cfnQPYA9D2bz/q8rWbkBeFe6FtRqcHdmREMu4GHVnqINkn+ D+HiduKGO1blWTBjgx6WNd5+otG7/P2KCaTjOCMRaJ+a697xl0sDJfJhhwx72XNNZMHQ dB6g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=eNxmGVmr; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id gn21si8346097ejc.565.2020.12.20.17.49.34; Sun, 20 Dec 2020 17:50:11 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=eNxmGVmr; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726600AbgLUBr7 (ORCPT + 99 others); Sun, 20 Dec 2020 20:47:59 -0500 Received: from mail.kernel.org ([198.145.29.99]:44116 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725497AbgLUBr7 (ORCPT ); Sun, 20 Dec 2020 20:47:59 -0500 Content-Type: text/plain; charset="utf-8" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1608515238; bh=cAPnsXBJUnGGzwY3CB4NbAYIw7ntX3aA/4lciHAco70=; h=In-Reply-To:References:Subject:From:Cc:To:Date:From; b=eNxmGVmrCnazZEwWwNha+XOTmgHmG46/YENnYewukqN+i+OnHDXUH5ZGttP+TRQtK xvl8npBVyso5WjaIWUbGVZUtkm8rn/a8l6VYNkzs4Pr+yQ+B/9pkR59W4q374s1abt btgZQcyw+uYSqPPLNFIMrtAKR63PNFmRaYC5qEYHEtY072msUDPlOXP6Th62H3eZim XoyZXT1h82ongneFSb/pKfGDRYj04JKBa1yxJvyy9H2O8m6M4jfFrB4qi4DS8LlPjJ EhBKbj4iGrOhHCHeG77j1BbUWowE+4jB7bOJ5pVdFlT5sqMFhJ+k+Zjj/y0gryY9Zr uHYOjfqSoqz6g== MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable In-Reply-To: <20201220162135.yyijnczu6dxgnpda@pali> References: <20201106100039.11385-1-pali@kernel.org> <160842189035.1580929.16863503861561557281@swboyd.mtv.corp.google.com> <20201220162135.yyijnczu6dxgnpda@pali> Subject: Re: [PATCH] clk: mvebu: a3700: fix the XTAL MODE pin to MPP1_9 From: Stephen Boyd Cc: Gregory CLEMENT , Marek Behun , Michael Turquette , linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, Terry Zhou , Konstantin Porotchkin To: Pali =?utf-8?q?Roh=C3=A1r?= Date: Sun, 20 Dec 2020 17:47:17 -0800 Message-ID: <160851523731.1580929.3311960856996476601@swboyd.mtv.corp.google.com> User-Agent: alot/0.9.1 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Quoting Pali Roh=C3=A1r (2020-12-20 08:21:35) > On Saturday 19 December 2020 15:51:30 Stephen Boyd wrote: > > Quoting Pali Roh=C3=A1r (2020-11-06 02:00:39) > > > From: Terry Zhou > > >=20 > > > There is an error in the current code that the XTAL MODE > > > pin was set to NB MPP1_31 which should be NB MPP1_9. > > > The latch register of NB MPP1_9 has different offset of 0x8. > > >=20 > > > Signed-off-by: Terry Zhou > > > [pali: Fix pin name in commit message] > > > Signed-off-by: Pali Roh=C3=A1r > > > Fixes: 7ea8250406a6 ("clk: mvebu: Add the xtal clock for Armada 3700 = SoC") > > > Cc: stable@vger.kernel.org > > >=20 > > > --- > >=20 > > Applied to clk-next >=20 > Hello Stephen! As this is fix also for stable releases, could you please > queue this patch for 5.11 release? No problem.