Received: by 2002:a05:6a10:f347:0:0:0:0 with SMTP id d7csp4468748pxu; Mon, 21 Dec 2020 13:20:30 -0800 (PST) X-Google-Smtp-Source: ABdhPJxYqeaKuOc1G1ymDNtVB9XccVZutU/uTr3gD0o1oTj/bcC6UIw2AJc2c9kyRZoEFMZvEyL2 X-Received: by 2002:a17:906:1194:: with SMTP id n20mr16927807eja.269.1608585630096; Mon, 21 Dec 2020 13:20:30 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1608585630; cv=none; d=google.com; s=arc-20160816; b=iyAhst5UoN17tZu0+0Wo0HGSVw2XH7K7hE2XAcs2UDdcL2L7nXBrHsXRYtzvUZJASU 2kgia/VrYwz10jBYo2k7XxoflkbsbjDMUs4UYiiZsSIeL8K1a/0idRLQngtA9+f79xci b7ukQIMXEDY7fsX25VOtLzo3OddSU5yg67zvrtWNQ+LW8AMHEDtH9lGEDYgTRK2HKvmW Cnua3WYVb1GMmRokzVsAyPMEuYVkU/RqO+l3ZYnrGI7D7kU2jVQVc3gJZOP4OqwmJXkM GVlKAVK/KBLbZcuv8fYI6/q1ZzPNRC8XvCDUqJYrB9EQJKfFH3zbxA+xfJlfIoLWsApc NZGA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=F9YCDFK99FRDi3U+h+Ki2QV7a47qhYdA9LF7IjMqvCA=; b=M3w3foVVYRhFV4m2JKPtnfBHC0ppqaiBB9eGyCQDtWWZsiPY+3KCxRwW0RwtfOQVcF LhoOp6Mk2dNiA064fhH7RTNoJHcRnSTR3NONL8AV+3qYuqVgaJlWDdn5FqykSrFmsS0S bB2+ObiNJNoJbXNI60fcGn1uAjWRz8ygdaFDWd53CkzKOWUfKMphYFuL7UDx/4Y4ZZHh 95+4vugH8p734j9CnDnJCJRVx25GQ9u3vtO0Y9qwXgD7uBVrfdyxDdWB39BymNZjkb5t xc7Dy1XXIxb0kwJD2ja7nPjTSHXhiXuykTt9s2Wncq1lGBl7ERc17x2SDFQc2k0bdyD/ wNFA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b="RqDH/TGs"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id c1si11179434edm.144.2020.12.21.13.20.07; Mon, 21 Dec 2020 13:20:30 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b="RqDH/TGs"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726314AbgLUVSY (ORCPT + 99 others); Mon, 21 Dec 2020 16:18:24 -0500 Received: from hqnvemgate26.nvidia.com ([216.228.121.65]:16126 "EHLO hqnvemgate26.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725783AbgLUVSX (ORCPT ); Mon, 21 Dec 2020 16:18:23 -0500 Received: from hqmail.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate26.nvidia.com (using TLS: TLSv1.2, AES256-SHA) id ; Mon, 21 Dec 2020 13:17:43 -0800 Received: from HQMAIL101.nvidia.com (172.20.187.10) by HQMAIL111.nvidia.com (172.20.187.18) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Mon, 21 Dec 2020 21:17:39 +0000 Received: from skomatineni-linux.nvidia.com (172.20.145.6) by mail.nvidia.com (172.20.187.10) with Microsoft SMTP Server id 15.0.1473.3 via Frontend Transport; Mon, 21 Dec 2020 21:17:38 +0000 From: Sowjanya Komatineni To: , , , , CC: , , , , , , , Subject: [PATCH v5 1/9] dt-bindings: clock: tegra: Add clock ID TEGRA210_CLK_QSPI_PM Date: Mon, 21 Dec 2020 13:17:31 -0800 Message-ID: <1608585459-17250-2-git-send-email-skomatineni@nvidia.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1608585459-17250-1-git-send-email-skomatineni@nvidia.com> References: <1608585459-17250-1-git-send-email-skomatineni@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1608585463; bh=F9YCDFK99FRDi3U+h+Ki2QV7a47qhYdA9LF7IjMqvCA=; h=From:To:CC:Subject:Date:Message-ID:X-Mailer:In-Reply-To: References:X-NVConfidentiality:MIME-Version:Content-Type; b=RqDH/TGsxp8qG6B1MDiJZLY6jOOX4N9o6vKMvevrWXcaoanCuKNeT2z5VqRUKXV5P hwvU2+qEmCJ7RuIdL6+bP5C2YR7Aea/diIo+71wGI23Q75q3XBtCjvLWsP9FdxbzhQ CAHPNJugkuNoQCMS1xYWwuYjArpXAT7L0F3u/eZQjSHH6DB42wElhs78Sev6ly+NvJ ZmBSE6o2XekUHi1Ayjlf7rJppzojTdrqjTWubuZbPKoHm6QhksYqjbilOzfPkAuvTp jFzUUXpNGAuKBS0BLenn8yC+Fy6RU3fESH4Ao2fdeC/r/xok8IPfRrE3A0Zp3ibH7k biYD1xms2G5vw== Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Tegra210 QSPI clock output has divider DIV2_SEL which will be enabled when using DDR interface mode. This patch adds clock ID for this to dt-binding. Acked-by: Rob Herring Signed-off-by: Sowjanya Komatineni --- include/dt-bindings/clock/tegra210-car.h | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/include/dt-bindings/clock/tegra210-car.h b/include/dt-bindings/clock/tegra210-car.h index ab8b8a7..9cfcc3b 100644 --- a/include/dt-bindings/clock/tegra210-car.h +++ b/include/dt-bindings/clock/tegra210-car.h @@ -307,7 +307,7 @@ #define TEGRA210_CLK_AUDIO4 275 #define TEGRA210_CLK_SPDIF 276 /* 277 */ -/* 278 */ +#define TEGRA210_CLK_QSPI_PM 278 /* 279 */ /* 280 */ #define TEGRA210_CLK_SOR0_LVDS 281 /* deprecated */ -- 2.7.4