Received: by 2002:a05:6a10:f347:0:0:0:0 with SMTP id d7csp5266132pxu; Tue, 22 Dec 2020 12:16:55 -0800 (PST) X-Google-Smtp-Source: ABdhPJz5bmhTDKkfJJxCsmhJ/MrRCVi7DHpQ9zJECpay8nyAsdaEYiAMOun+Icr0O31ivFOlS7V6 X-Received: by 2002:a17:906:8617:: with SMTP id o23mr21333135ejx.274.1608668215456; Tue, 22 Dec 2020 12:16:55 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1608668215; cv=none; d=google.com; s=arc-20160816; b=QQOgI0gc2x4yZPgCA+FLvKmGUQKOTWcoNDcbhBIplB0kNtyNgt9AlXZ/wrnSCpa6VB jtqpeD5jHZfmVehV+bLZ/3f8V8FIiDdvunoFzA8u3GXr40CUv7MHsllCOuJNndH5kzbS WJQQz/Z247GHSQLse21NDKcytsA+U4QCnUA/PCDnl5r9ZyOfLQvygj43FumIbuX4eJx3 3ezjz6LjmA6FdgjQFE3NCXnr6+GpAUpp2qvS26uQtynjassumm+3QodrPLIM+mhZdVhy I2gsYdnG7Dk0O2YbraGsQcKgozZdA1hKomTDhXLUUTtCDJZ+DZIyGkZ3Ub4PdFiaPRpC iHXw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=7zOf6F8ODgFcmacS9f6DCdrzJfrVz8BP88T2NFPCiVA=; b=toxmmXM3aw6EhDydAaLry6C/5Oggkw4VCKfLQsnuAT83XN3ZisxDlXtyd3Q1puduzo YymKoEOk16yclOCDCqmXqpUECDPL08qATdYpjj3Oo+lKw64N51CdfTvFYYxltTUAEyS7 T/DGwdhiY/8zhZoWwqMBuBFYwhHm4vfRiPHuuoMF6ESzu65fPaNqy2x9fVuBbVCkFjHc 4EGKP/3FIsXgeHiL7r08D928DUe1QClvDt/xaQrB0p3InAWc/l8FJNsZE2aS1hO6SQqB TQiszDwVG4KQUnSoDOjYnJk6wNCBu/SM3QJYLHI767CJOQ7W4xy6hRDGbar034xYAtSY oUTQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@atishpatra.org header.s=google header.b=cXF3Qvft; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id qq23si10256550ejb.232.2020.12.22.12.16.33; Tue, 22 Dec 2020 12:16:55 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@atishpatra.org header.s=google header.b=cXF3Qvft; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726384AbgLVUPT (ORCPT + 99 others); Tue, 22 Dec 2020 15:15:19 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:36396 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725782AbgLVUPT (ORCPT ); Tue, 22 Dec 2020 15:15:19 -0500 Received: from mail-io1-xd2d.google.com (mail-io1-xd2d.google.com [IPv6:2607:f8b0:4864:20::d2d]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 19F9DC0613D3 for ; Tue, 22 Dec 2020 12:14:39 -0800 (PST) Received: by mail-io1-xd2d.google.com with SMTP id t8so13090449iov.8 for ; Tue, 22 Dec 2020 12:14:39 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=atishpatra.org; s=google; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=7zOf6F8ODgFcmacS9f6DCdrzJfrVz8BP88T2NFPCiVA=; b=cXF3QvfttDRIq6gJ4Wz3ZKQqCIAXSUZcQeXRHzebIehV4HKBFNWVNn6z1Ou6En9XWC pObVsIyeBEPxjyG0GERA2gzo+/ZsKhyr/3waLfWia8Uv4rjS210W9rXrPc+7hhfGEifD L0U/GtfZjNVxyBmr9EIZev92P+plFUGWBzWEs= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=7zOf6F8ODgFcmacS9f6DCdrzJfrVz8BP88T2NFPCiVA=; b=ly92p4iAodQfr/8Y58Swa5CoF3yTfIF9bDOcttq4s3ZASCJQhQ6YZbCVJnFrCrahiA Rzh8GgC/m+eZZPZZHKDPJqea+m+v7xl/0PwW12Vi6JoW1Wm120xWM5bPMeCGqPb3CRRO 3uexFkU2rjX7XGyXFG7ERf4liSDjdd15YC8RZ6lVe/vfdHiuEXVCsxU1VIfWm3Gnvsjq CpFBDBXQGW/YhrtdmNYo8E29SSnWdjsZfkYuIDgRXWFDQ8Ei2gPRo6Ufh1d9F+whHEAB iR80bCvLqe6JhouzXUH/VpTuwAGB6wTL78af9FufFs1IkseqU+Tkog09OlM+KxvVsWil t7Vw== X-Gm-Message-State: AOAM5310g25viRmGZCmtAM4d9lpUkxvrCNhDY3+7lpXJqakephJb7nqL qyIszh82bN62RbcCrR0BTpiz0dgZ3ZJ0sKJYyEGC X-Received: by 2002:a6b:b74e:: with SMTP id h75mr19143399iof.0.1608668078357; Tue, 22 Dec 2020 12:14:38 -0800 (PST) MIME-Version: 1.0 References: <20201204085835.2406541-1-atish.patra@wdc.com> In-Reply-To: From: Atish Patra Date: Tue, 22 Dec 2020 12:14:27 -0800 Message-ID: Subject: Re: [PATCH v3 0/5] Add Microchip PolarFire Soc Support To: Daire McNamara Cc: Atish Patra , devicetree , Conor.Dooley@microchip.com, Anup Patel , Cyril.Jean@microchip.com, Bin Meng , "linux-kernel@vger.kernel.org List" , Rob Herring , Ivan.Griffin@microchip.com, Albert Ou , Alistair Francis , Paul Walmsley , linux-riscv , Palmer Dabbelt Content-Type: text/plain; charset="UTF-8" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Mon, Dec 21, 2020 at 7:19 PM Palmer Dabbelt wrote: > > On Fri, 04 Dec 2020 00:58:30 PST (-0800), Atish Patra wrote: > > This series adds minimal support for Microchip Polar Fire Soc Icicle kit. > > It is rebased on v5.10-rc6 and depends on clock support. > > Only MMC and ethernet drivers are enabled via this series. > > The idea here is to add the foundational patches so that other drivers > > can be added to on top of this. The device tree may change based on > > feedback on bindings of individual driver support patches. > > > > This series has been tested on Qemu and Polar Fire Soc Icicle kit. > > The following qemu series is necessary to test it on Qemu. > > > > The series can also be found at. > > https://github.com/atishp04/linux/tree/polarfire_support_upstream_v3 > > > > I noticed the latest version of mmc driver[2] hangs on the board with > > the latest clock driver. That's why, I have tested with the old clock > > driver available in the above github repo. > > IIRC the previous version was an RFC, but this is a PATCH. I'd be generally > happy to take it on for-next, but I don't want to merge something that doesn't > boot and that I don't have any way to fix (I don't have one of the boards yet). > Fair enough. We can wait for clock patches to be merged before merging this series. > > [1] https://lists.nongnu.org/archive/html/qemu-devel/2020-10/msg08582.html > > [2] https://www.spinics.net/lists/devicetree/msg383626.html > > > > Changes from v2->v3: > > 1. Fixed a typo in dt binding. > > 2. Included MAINTAINERS entry for PolarFire SoC. > > 3. Improved the dts file by using lowercase clock names and keeping phy > > details in board specific dts file. > > > > Changes from v1->v2: > > 1. Modified the DT to match the device tree in U-Boot. > > 2. Added both eMMC & SDcard entries in DT. However, SD card is only enabled > > as it allows larger storage option for linux distros. > > > > Atish Patra (4): > > RISC-V: Add Microchip PolarFire SoC kconfig option > > dt-bindings: riscv: microchip: Add YAML documentation for the > > PolarFire SoC > > RISC-V: Initial DTS for Microchip ICICLE board > > RISC-V: Enable Microchip PolarFire ICICLE SoC > > > > Conor Dooley (1): > > MAINTAINERS: add microchip polarfire soc support > > > > .../devicetree/bindings/riscv/microchip.yaml | 28 ++ > > MAINTAINERS | 8 + > > arch/riscv/Kconfig.socs | 7 + > > arch/riscv/boot/dts/Makefile | 1 + > > arch/riscv/boot/dts/microchip/Makefile | 2 + > > .../microchip/microchip-mpfs-icicle-kit.dts | 72 ++++ > > .../boot/dts/microchip/microchip-mpfs.dtsi | 331 ++++++++++++++++++ > > arch/riscv/configs/defconfig | 4 + > > 8 files changed, 453 insertions(+) > > create mode 100644 Documentation/devicetree/bindings/riscv/microchip.yaml > > create mode 100644 arch/riscv/boot/dts/microchip/Makefile > > create mode 100644 arch/riscv/boot/dts/microchip/microchip-mpfs-icicle-kit.dts > > create mode 100644 arch/riscv/boot/dts/microchip/microchip-mpfs.dtsi > > _______________________________________________ > linux-riscv mailing list > linux-riscv@lists.infradead.org > http://lists.infradead.org/mailman/listinfo/linux-riscv @Daire McNamara Do you have a v2 of the clock patch series that works with the latest upstream. -- Regards, Atish