Received: by 2002:a05:6a10:f347:0:0:0:0 with SMTP id d7csp13814733pxu; Mon, 4 Jan 2021 05:21:40 -0800 (PST) X-Google-Smtp-Source: ABdhPJwnXoAxYaFvAsd+LVN/JFrfvCQ+ON0GdprtPRiK8S5VsUe0sIok0kx8raSXZlgp9Vnj0+FH X-Received: by 2002:a17:906:fa12:: with SMTP id lo18mr68634172ejb.354.1609766499951; Mon, 04 Jan 2021 05:21:39 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1609766499; cv=none; d=google.com; s=arc-20160816; b=MlU1dZ5nPWWcDH7GWzuOUurHcM5owPpxMbHgg/kZZVhxMJWsXzOxAqqZbe9Au3wxUH eJUlBrYl02gya2XLXj0ZV7jKRkSO+6b9FERWkhg94ivnkbp1Rd5dza0ffD0cqmpoIQky R+4JHeWeLEoUHyXoc3z8UDUnUobfWMAAEk5IOvAg5PXbLQH3kSXF2p1MLi5J10Y6xHyu 9fIa7SHTlJlYvdhHwdxTUr8buNTb1X15VvG9ev2T35HcAVm+avY0DX+FM5I8orYLDywG heYHuaT1AZFV4F42TR+WV63c21x9Usmb496dILk/azzU15kxUUfGuvRlXsIID6jmBdQA 3L0A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=5vocCKMxRoJmplXQ4KhTVqTKcwWPWq5TJ2eAUyHoayw=; b=pdf1gEqD3S+xLrRcoGaOhDK8dpIqCRAcO9LB1TQFLGnbTw8rDqIMFU4T4kpotbGNwU 9RbbRwDPCwDJdMuRD9I2Hj36G4qUD85nKeLLOeFPxN5saiuG8RR/9J6eggK76c5iZoSG 8UblxAYSHWnhn57q0y1+Llr7Nbw0TMsucMsWSFfUn7dvZ1k67vQa9XMbKwdqmTfom702 hfaOV/NeP3AUFj/JQUpa4AWvjSNyZUYC6wVpxMKcLbF2Zb40Z5pXZYWZaiNOUm7+g+/W PaawQe00PwlqIPHgKTzhNW8VVJZjtAtQGEbeJFzU3eSRctKbwq+7yc1JjXTS2pv/v2mZ qeiw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id s20si26579687eji.61.2021.01.04.05.21.16; Mon, 04 Jan 2021 05:21:39 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726935AbhADNTI (ORCPT + 99 others); Mon, 4 Jan 2021 08:19:08 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:48680 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726930AbhADNTH (ORCPT ); Mon, 4 Jan 2021 08:19:07 -0500 Received: from yawp.biot.com (yawp.biot.com [IPv6:2a01:4f8:10a:8e::fce2]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D8B48C061794 for ; Mon, 4 Jan 2021 05:18:26 -0800 (PST) Received: from debian-spamd by yawp.biot.com with sa-checked (Exim 4.93) (envelope-from ) id 1kwPke-00BbtR-VY for linux-kernel@vger.kernel.org; Mon, 04 Jan 2021 14:18:25 +0100 X-Spam-Checker-Version: SpamAssassin 3.4.4 (2020-01-24) on yawp X-Spam-Level: X-Spam-Status: No, score=-1.1 required=5.0 tests=BAYES_00,RDNS_NONE, SPF_HELO_NONE,SPF_PASS autolearn=no autolearn_force=no version=3.4.4 Received: from [2a02:578:460c:1:ae1f:6bff:fed1:9ca8] (helo=sumner.biot.com) by yawp.biot.com with esmtps (TLS1.3) tls TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384 (Exim 4.93) (envelope-from ) id 1kwPkL-00Bbr2-Gj; Mon, 04 Jan 2021 14:18:05 +0100 Received: from bert by sumner.biot.com with local (Exim 4.93) (envelope-from ) id 1kwPkL-00CV2m-2e; Mon, 04 Jan 2021 14:18:05 +0100 From: Bert Vermeulen To: Thomas Gleixner , Marc Zyngier , Rob Herring , Birger Koblitz , John Crispin , linux-kernel@vger.kernel.org, devicetree@vger.kernel.org Cc: Bert Vermeulen Subject: [PATCH v2 2/2] irqchip: Add support for Realtek RTL838x/RTL839x IRQ controller Date: Mon, 4 Jan 2021 14:17:55 +0100 Message-Id: <20210104131755.2979203-3-bert@biot.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20210104131755.2979203-1-bert@biot.com> References: <20210104131755.2979203-1-bert@biot.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This is a standard IRQ driver with only status and mask registers. The mapping from SoC interrupts (18-31) to MIPS core interrupts is done via an interrupt-map in device tree. Signed-off-by: Bert Vermeulen --- drivers/irqchip/Makefile | 1 + drivers/irqchip/irq-realtek-rtl.c | 180 ++++++++++++++++++++++++++++++ 2 files changed, 181 insertions(+) create mode 100644 drivers/irqchip/irq-realtek-rtl.c diff --git a/drivers/irqchip/Makefile b/drivers/irqchip/Makefile index 0ac93bfaec61..4fc1086bed7e 100644 --- a/drivers/irqchip/Makefile +++ b/drivers/irqchip/Makefile @@ -113,3 +113,4 @@ obj-$(CONFIG_LOONGSON_PCH_PIC) += irq-loongson-pch-pic.o obj-$(CONFIG_LOONGSON_PCH_MSI) += irq-loongson-pch-msi.o obj-$(CONFIG_MST_IRQ) += irq-mst-intc.o obj-$(CONFIG_SL28CPLD_INTC) += irq-sl28cpld.o +obj-$(CONFIG_MACH_REALTEK_RTL) += irq-realtek-rtl.o diff --git a/drivers/irqchip/irq-realtek-rtl.c b/drivers/irqchip/irq-realtek-rtl.c new file mode 100644 index 000000000000..bafe9ee4a85a --- /dev/null +++ b/drivers/irqchip/irq-realtek-rtl.c @@ -0,0 +1,180 @@ +// SPDX-License-Identifier: GPL-2.0-only +/* + * Copyright (C) 2006-2012 Tony Wu + * Copyright (C) 2020 Birger Koblitz + * Copyright (C) 2020 Bert Vermeulen + * Copyright (C) 2020 John Crispin + */ + +#include +#include +#include +#include +#include + +/* Global Interrupt Mask Register */ +#define RTL_ICTL_GIMR 0x00 +/* Global Interrupt Status Register */ +#define RTL_ICTL_GISR 0x04 +/* Interrupt Routing Registers */ +#define RTL_ICTL_IRR0 0x08 +#define RTL_ICTL_IRR1 0x0c +#define RTL_ICTL_IRR2 0x10 +#define RTL_ICTL_IRR3 0x14 + +#define REG(x) (realtek_ictl_base + x) + +static DEFINE_RAW_SPINLOCK(irq_lock); +static void __iomem *realtek_ictl_base; + +static void realtek_ictl_unmask_irq(struct irq_data *i) +{ + unsigned long flags; + u32 value; + + raw_spin_lock_irqsave(&irq_lock, flags); + + value = readl(REG(RTL_ICTL_GIMR)); + value |= BIT(i->hwirq); + writel(value, REG(RTL_ICTL_GIMR)); + + raw_spin_unlock_irqrestore(&irq_lock, flags); +} + +static void realtek_ictl_mask_irq(struct irq_data *i) +{ + unsigned long flags; + u32 value; + + raw_spin_lock_irqsave(&irq_lock, flags); + + value = readl(REG(RTL_ICTL_GIMR)); + value &= ~BIT(i->hwirq); + writel(value, REG(RTL_ICTL_GIMR)); + + raw_spin_unlock_irqrestore(&irq_lock, flags); +} + +static struct irq_chip realtek_ictl_irq = { + .name = "realtek-rtl-intc", + .irq_mask = realtek_ictl_mask_irq, + .irq_unmask = realtek_ictl_unmask_irq, +}; + +static int intc_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw) +{ + irq_set_chip_and_handler(hw, &realtek_ictl_irq, handle_level_irq); + + return 0; +} + +static const struct irq_domain_ops irq_domain_ops = { + .map = intc_map, + .xlate = irq_domain_xlate_onecell, +}; + +static void realtek_irq_dispatch(struct irq_desc *desc) +{ + struct irq_chip *chip = irq_desc_get_chip(desc); + struct irq_domain *domain; + unsigned int pending; + + chained_irq_enter(chip, desc); + pending = readl(REG(RTL_ICTL_GIMR)) & readl(REG(RTL_ICTL_GISR)); + if (unlikely(!pending)) { + spurious_interrupt(); + goto out; + } + domain = irq_desc_get_handler_data(desc); + generic_handle_irq(irq_find_mapping(domain, __ffs(pending))); + +out: + chained_irq_exit(chip, desc); +} + +/* + * SoC interrupts are cascaded to MIPS CPU interrupts according to the + * interrupt-map in the device tree. Each SoC interrupt gets 4 bits for + * the CPU interrupt in an Interrupt Routing Register. Max 32 SoC interrupts + * thus go into 4 IRRs. + */ +static int __init map_interrupts(struct device_node *node) +{ + struct device_node *cpu_ictl; + const __be32 *imap; + u32 imaplen, soc_int, cpu_int, tmp, regs[4]; + int ret, i, irr_regs[] = { + RTL_ICTL_IRR3, + RTL_ICTL_IRR2, + RTL_ICTL_IRR1, + RTL_ICTL_IRR0, + }; + + ret = of_property_read_u32(node, "#address-cells", &tmp); + if (ret || tmp) + return -EINVAL; + + imap = of_get_property(node, "interrupt-map", &imaplen); + if (!imap || imaplen % 3) + return -EINVAL; + + memset(regs, 0, sizeof(regs)); + for (i = 0; i < imaplen; i += 3 * sizeof(u32)) { + soc_int = be32_to_cpup(imap); + if (soc_int > 31) + return -EINVAL; + + cpu_ictl = of_find_node_by_phandle(be32_to_cpup(imap + 1)); + if (!cpu_ictl) + return -EINVAL; + ret = of_property_read_u32(cpu_ictl, "#interrupt-cells", &tmp); + if (ret || tmp != 1) + return -EINVAL; + of_node_put(cpu_ictl); + + cpu_int = be32_to_cpup(imap + 2); + if (cpu_int > 7) + return -EINVAL; + + regs[(soc_int * 4) / 32] |= cpu_int << (soc_int * 4) % 32; + imap += 3; + } + + for (i = 0; i < 4; i++) + writel(regs[i], REG(irr_regs[i])); + + return 0; +} + +static int __init realtek_rtl_of_init(struct device_node *node, struct device_node *parent) +{ + struct irq_domain *domain; + int ret; + + domain = irq_domain_add_simple(node, 32, 0, + &irq_domain_ops, NULL); + irq_set_chained_handler_and_data(2, realtek_irq_dispatch, domain); + irq_set_chained_handler_and_data(3, realtek_irq_dispatch, domain); + irq_set_chained_handler_and_data(4, realtek_irq_dispatch, domain); + irq_set_chained_handler_and_data(5, realtek_irq_dispatch, domain); + + realtek_ictl_base = of_iomap(node, 0); + if (!realtek_ictl_base) + return -ENXIO; + + /* Disable all cascaded interrupts */ + writel(0, REG(RTL_ICTL_GIMR)); + + ret = map_interrupts(node); + if (ret) { + pr_err("invalid interrupt map\n"); + return ret; + } + + /* Clear timer interrupt */ + write_c0_compare(0); + + return 0; +} + +IRQCHIP_DECLARE(realtek_rtl_intc, "realtek,rtl-intc", realtek_rtl_of_init); -- 2.25.1