Received: by 2002:a05:6a10:f347:0:0:0:0 with SMTP id d7csp13929211pxu; Mon, 4 Jan 2021 08:12:37 -0800 (PST) X-Google-Smtp-Source: ABdhPJyvNEI04BS3B8kfd6SAQRlN7ErL6wmtf2MdhGaSg/UOBD8rFcMdHegXgf0t3FQOckzqXNKu X-Received: by 2002:a17:906:ceca:: with SMTP id si10mr66036625ejb.547.1609776757070; Mon, 04 Jan 2021 08:12:37 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1609776757; cv=none; d=google.com; s=arc-20160816; b=LLM4z9nFfRegl8dGgsDPvJXp8Sx+cy3v/tiFjzgnjlnILAT29mp8jOmM4DtG60S5hL ptlxE/KpHyQmcIZYTmM5WvaYc6Qyxf15l0qw3tknzb/Y4I8s5p5jA0PuH45047lCRGUU o/oVbpohQQhi+JXQO5UUNSr9NIMDNibCyIwY4qTf2+hzK1hZnNcf7H3L2oCgulHidGyc LmC9JivfwVcOKLG8eQv33zawbsoYVpFE2NszXCKK4+oenwsruDPVpvGJ0iVmMnM2hBQR rWRImxJqAOCYjv/OOycXEBZKryeLXIF6C7N7CplUkMzRWWqpXsTRcZUGJ6kD+jJopaaW Pl3A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=ScNDYPPTDJtaNCrXpqPvEo3x4RxUqYcE7AyXE4Ussms=; b=F7cubK9y6ji3EjchNulSclwYywUkRBFNYlXmAoiKn1smvxWAEkvRTg1WnMCL2RMcyQ yXmFH70Q0jw1Hn1kmGnefF9DGxzg9TEtNQmrL/zf+cK33DGRionHVxtNWyiv7dt5Y8KN 9woTLP7u5CmbXLMDlDiEnNmyoXnsAxFUNfra/9MC1o3nUkoAUCfEIXB5tS1KIKgEg3o0 CTdDtFG8j4MYJFIDSDbACZBBNikoi4uYDtIMVZUV2CWIqWY0ZvWChOldkPaNVrjEKA1N l0XC9YB1PRRtKWO6aE4Klly+rKtiP0j8jCWElp8ssjVJb386BqvK516FbT1chQTWDPZn gVGg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=CueIDDT2; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id g11si23755919edt.456.2021.01.04.08.12.13; Mon, 04 Jan 2021 08:12:37 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=CueIDDT2; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728383AbhADQAe (ORCPT + 99 others); Mon, 4 Jan 2021 11:00:34 -0500 Received: from mail.kernel.org ([198.145.29.99]:36552 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728380AbhADQAd (ORCPT ); Mon, 4 Jan 2021 11:00:33 -0500 Received: by mail.kernel.org (Postfix) with ESMTPSA id C6A9822519; Mon, 4 Jan 2021 16:00:17 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1609776018; bh=2ZOkTd456OM7SLNBptooNfNdw00cEIxAS6NzBICmrco=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=CueIDDT2liF7oJwdjIAF4veotO2IzrCjNgMwn46kqrudHs/0XU4zPcTN4yTExZrYJ SOZkbpG66tWowSO+7iJBqUasEqzNz0IhFQpVDFxeqzk7YScyv2Rg6HlIrY63UPR6tH Eztfw3wfOB45JBvruGambYbjWDPhDZNlV5o4ucZk= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Christophe Leroy , Segher Boessenkool , Michael Ellerman , Sasha Levin Subject: [PATCH 5.4 15/47] powerpc/bitops: Fix possible undefined behaviour with fls() and fls64() Date: Mon, 4 Jan 2021 16:57:14 +0100 Message-Id: <20210104155706.486779511@linuxfoundation.org> X-Mailer: git-send-email 2.30.0 In-Reply-To: <20210104155705.740576914@linuxfoundation.org> References: <20210104155705.740576914@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Christophe Leroy [ Upstream commit 1891ef21d92c4801ea082ee8ed478e304ddc6749 ] fls() and fls64() are using __builtin_ctz() and _builtin_ctzll(). On powerpc, those builtins trivially use ctlzw and ctlzd power instructions. Allthough those instructions provide the expected result with input argument 0, __builtin_ctz() and __builtin_ctzll() are documented as undefined for value 0. The easiest fix would be to use fls() and fls64() functions defined in include/asm-generic/bitops/builtin-fls.h and include/asm-generic/bitops/fls64.h, but GCC output is not optimal: 00000388 : 388: 2c 03 00 00 cmpwi r3,0 38c: 41 82 00 10 beq 39c 390: 7c 63 00 34 cntlzw r3,r3 394: 20 63 00 20 subfic r3,r3,32 398: 4e 80 00 20 blr 39c: 38 60 00 00 li r3,0 3a0: 4e 80 00 20 blr 000003b0 : 3b0: 2c 03 00 00 cmpwi r3,0 3b4: 40 82 00 1c bne 3d0 3b8: 2f 84 00 00 cmpwi cr7,r4,0 3bc: 38 60 00 00 li r3,0 3c0: 4d 9e 00 20 beqlr cr7 3c4: 7c 83 00 34 cntlzw r3,r4 3c8: 20 63 00 20 subfic r3,r3,32 3cc: 4e 80 00 20 blr 3d0: 7c 63 00 34 cntlzw r3,r3 3d4: 20 63 00 40 subfic r3,r3,64 3d8: 4e 80 00 20 blr When the input of fls(x) is a constant, just check x for nullity and return either 0 or __builtin_clz(x). Otherwise, use cntlzw instruction directly. For fls64() on PPC64, do the same but with __builtin_clzll() and cntlzd instruction. On PPC32, lets take the generic fls64() which will use our fls(). The result is as expected: 00000388 : 388: 7c 63 00 34 cntlzw r3,r3 38c: 20 63 00 20 subfic r3,r3,32 390: 4e 80 00 20 blr 000003a0 : 3a0: 2c 03 00 00 cmpwi r3,0 3a4: 40 82 00 10 bne 3b4 3a8: 7c 83 00 34 cntlzw r3,r4 3ac: 20 63 00 20 subfic r3,r3,32 3b0: 4e 80 00 20 blr 3b4: 7c 63 00 34 cntlzw r3,r3 3b8: 20 63 00 40 subfic r3,r3,64 3bc: 4e 80 00 20 blr Fixes: 2fcff790dcb4 ("powerpc: Use builtin functions for fls()/__fls()/fls64()") Cc: stable@vger.kernel.org Signed-off-by: Christophe Leroy Acked-by: Segher Boessenkool Signed-off-by: Michael Ellerman Link: https://lore.kernel.org/r/348c2d3f19ffcff8abe50d52513f989c4581d000.1603375524.git.christophe.leroy@csgroup.eu Signed-off-by: Sasha Levin --- arch/powerpc/include/asm/bitops.h | 23 +++++++++++++++++++++-- 1 file changed, 21 insertions(+), 2 deletions(-) diff --git a/arch/powerpc/include/asm/bitops.h b/arch/powerpc/include/asm/bitops.h index 603aed229af78..46338f2360046 100644 --- a/arch/powerpc/include/asm/bitops.h +++ b/arch/powerpc/include/asm/bitops.h @@ -217,15 +217,34 @@ static __inline__ void __clear_bit_unlock(int nr, volatile unsigned long *addr) */ static __inline__ int fls(unsigned int x) { - return 32 - __builtin_clz(x); + int lz; + + if (__builtin_constant_p(x)) + return x ? 32 - __builtin_clz(x) : 0; + asm("cntlzw %0,%1" : "=r" (lz) : "r" (x)); + return 32 - lz; } #include +/* + * 64-bit can do this using one cntlzd (count leading zeroes doubleword) + * instruction; for 32-bit we use the generic version, which does two + * 32-bit fls calls. + */ +#ifdef CONFIG_PPC64 static __inline__ int fls64(__u64 x) { - return 64 - __builtin_clzll(x); + int lz; + + if (__builtin_constant_p(x)) + return x ? 64 - __builtin_clzll(x) : 0; + asm("cntlzd %0,%1" : "=r" (lz) : "r" (x)); + return 64 - lz; } +#else +#include +#endif #ifdef CONFIG_PPC64 unsigned int __arch_hweight8(unsigned int w); -- 2.27.0