Received: by 2002:a05:6a10:f347:0:0:0:0 with SMTP id d7csp14205345pxu; Mon, 4 Jan 2021 16:15:41 -0800 (PST) X-Google-Smtp-Source: ABdhPJwajoygABioElwqBWMAhgeCDjrwsHM9FH3VO04wVRTyw65cji+PqGOww5V0oHwaRHjZG6fj X-Received: by 2002:a50:d553:: with SMTP id f19mr71877977edj.323.1609805741791; Mon, 04 Jan 2021 16:15:41 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1609805741; cv=none; d=google.com; s=arc-20160816; b=baTn1m2sYKWy8Ck0c7+6Xhs+puFd8j6XbUt74OuqlK1lUBWqgwJkswujSgE0gUD2qm DoNuQai39BfoWtGLd1f628ovtM5owllsWm8wvUwGGfiojBWcJTX9/UIKntm4tHKJDzIk G58nrOhho8xsJSetawXCfzyFv/Ele521HbggR0ST1s/A65pzg2Jwj/kSPA5Bb7n5aoS8 8pvgb+tJL/kOcodIhV7GkKR62hYSC7NpNzg7LKM4NMcSzUPaCbqzk2cUQCGTWNHrntjl n6J2d5rqogR+jHerVKmjGt66fqg1z6TPVhYUhf6e3qWlBFYniPENuDtLvdk+X7kG5Wq0 nrlw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=83v+PIDFz4v63RCasvVFLcN6hsWhRSs54bQAuSfaBKY=; b=MYBgJJz6Uqqov+j27n8zUyTiIoq/qj2g5iSt0YCAxi0xDQeoujlrba8tOOV6p6jLZ0 C6+Quxp+O06zH9j1NeZEcOqoZCadZ74q8Ik5sOWNr3UuxxjTkt6prheC6KWKdSs6AYwx 7U6ketISLbr/XFRZJULkXxhJx37xCc+QCzT01RQTB8m+IpCzv73WSNkeBdhBkTfRHa33 yo2c2ux/34LWsQ1+/HAlOdsIoj/UYp9PuYuHeQM6SOueSaZqReYarp4wWzPWzuZhEJ3a HmwQWTl+lvSwByUyevQHZcRzbHNhYY+pTe/mHENX9qEkdp4T770YPu9kkDQspD50dFJV AsSA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=YMlWfKfd; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id c17si32701410eds.556.2021.01.04.16.15.18; Mon, 04 Jan 2021 16:15:41 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=YMlWfKfd; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727877AbhAEAMm (ORCPT + 99 others); Mon, 4 Jan 2021 19:12:42 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:37014 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726974AbhAEAMl (ORCPT ); Mon, 4 Jan 2021 19:12:41 -0500 Received: from mail-pj1-x1036.google.com (mail-pj1-x1036.google.com [IPv6:2607:f8b0:4864:20::1036]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 402D1C06179F for ; Mon, 4 Jan 2021 16:11:43 -0800 (PST) Received: by mail-pj1-x1036.google.com with SMTP id n3so501969pjm.1 for ; Mon, 04 Jan 2021 16:11:43 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=chromium.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=83v+PIDFz4v63RCasvVFLcN6hsWhRSs54bQAuSfaBKY=; b=YMlWfKfda3IbjO0mredMNVECivKRj4iCQ50YMa0slRRD2FdvB9Nd2eue0G/0hv/lhZ cF6UeV6vGtnaaBmVPex/OK/gFirT+H1oKtE/ghkMPseheP16Jn5fM93PlJ1i0ofnZzcJ DCdxPNTKcIqQ4Uxus+BFYhJ2O0lQTJ5Zt3KS8= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=83v+PIDFz4v63RCasvVFLcN6hsWhRSs54bQAuSfaBKY=; b=nbhZ1/lV3v7Sv5D2U5vlZrfN4mZVYBTrbwC7iYxq+G4/cs5Et3WxU3EjvlKho6SI1f HuGSM+u9+rw0vZy/BDBiVkG1zdD8L7//u2wHmXNGetNH2/EufybG+5/GYb9Db8BZNCcL ZXgaw0IZfK1bZGOLX/tFza5ZZ2AYJzELiX8fIMny4zIJY+Yt9JaYhuR/3s8nONPoBgni uDlSpr+CvQaPgU97UpkhzAGFwP0kwQSvCh0Fvd4n65YiodmQ4afpvTpzfZOE06yHmKJ5 eIv7EFpYzFFLiVTZWHo/tyCtWsSUMacMBvJujr9HMqj87SC0qD4O7YflOmleE1QDkmwL j/ZQ== X-Gm-Message-State: AOAM533QkMavbDvmivr8SAQc3jTMKRA2+3SA9KF1iNasW5TqpYv66Bqu bE8bbhv/msyoVrPbwwaMvV93QQ== X-Received: by 2002:a17:90b:4b11:: with SMTP id lx17mr1354992pjb.154.1609805502832; Mon, 04 Jan 2021 16:11:42 -0800 (PST) Received: from drinkcat2.tpe.corp.google.com ([2401:fa00:1:b:7220:84ff:fe09:41dc]) by smtp.gmail.com with ESMTPSA id bf3sm465620pjb.45.2021.01.04.16.11.40 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 04 Jan 2021 16:11:42 -0800 (PST) From: Nicolas Boichat To: Rob Herring , Steven Price , Alyssa Rosenzweig Cc: hsinyi@chromium.org, hoegsberg@chromium.org, fshao@chromium.org, boris.brezillon@collabora.com, Nicolas Boichat , Matthias Brugger , Rob Herring , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-mediatek@lists.infradead.org Subject: [PATCH v6 2/4] arm64: dts: mt8183: Add node for the Mali GPU Date: Tue, 5 Jan 2021 08:11:17 +0800 Message-Id: <20210105081111.v6.2.I9f45f5c1f975422d58b5904d11546349e9ccdc94@changeid> X-Mailer: git-send-email 2.29.2.729.g45daf8777d-goog In-Reply-To: <20210105001119.2129559-1-drinkcat@chromium.org> References: <20210105001119.2129559-1-drinkcat@chromium.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add a basic GPU node for mt8183. Signed-off-by: Nicolas Boichat --- The binding we use with out-of-tree Mali drivers includes more clocks, this is used for devfreq: the out-of-tree driver switches clk_mux to clk_sub_parent (26Mhz), adjusts clk_main_parent, then switches clk_mux back to clk_main_parent: (see https://chromium.googlesource.com/chromiumos/third_party/kernel/+/chromeos-4.19/drivers/gpu/arm/midgard/platform/mediatek/mali_kbase_runtime_pm.c#423) clocks = <&topckgen CLK_TOP_MFGPLL_CK>, <&topckgen CLK_TOP_MUX_MFG>, <&clk26m>, <&mfgcfg CLK_MFG_BG3D>; clock-names = "clk_main_parent", "clk_mux", "clk_sub_parent", "subsys_mfg_cg"; (based on discussions, this probably belongs in the clock core) This only matters for devfreq, that is disabled anyway as we don't have platform-specific code to handle >1 supplies. Changes in v6: - Add gpu regulators to kukui dtsi as well. - Power domains are now attached to spm, not scpsys - Drop R-B. Changes in v5: - Rename "2d" power domain to "core2" (keep R-B again). Changes in v4: - Add power-domain-names to describe the 3 domains. (kept Alyssa's reviewed-by as the change is minor) Changes in v3: - No changes Changes in v2: - Use sram instead of mali_sram as SRAM supply name. - Rename mali@ to gpu@. arch/arm64/boot/dts/mediatek/mt8183-evb.dts | 6 + .../arm64/boot/dts/mediatek/mt8183-kukui.dtsi | 6 + arch/arm64/boot/dts/mediatek/mt8183.dtsi | 105 ++++++++++++++++++ 3 files changed, 117 insertions(+) diff --git a/arch/arm64/boot/dts/mediatek/mt8183-evb.dts b/arch/arm64/boot/dts/mediatek/mt8183-evb.dts index cba2d8933e79..0a8c2fad8e16 100644 --- a/arch/arm64/boot/dts/mediatek/mt8183-evb.dts +++ b/arch/arm64/boot/dts/mediatek/mt8183-evb.dts @@ -42,6 +42,12 @@ &auxadc { status = "okay"; }; +&gpu { + supply-names = "mali", "sram"; + mali-supply = <&mt6358_vgpu_reg>; + sram-supply = <&mt6358_vsram_gpu_reg>; +}; + &i2c0 { pinctrl-names = "default"; pinctrl-0 = <&i2c_pins_0>; diff --git a/arch/arm64/boot/dts/mediatek/mt8183-kukui.dtsi b/arch/arm64/boot/dts/mediatek/mt8183-kukui.dtsi index bf2ad1294dd3..00d8e112cab9 100644 --- a/arch/arm64/boot/dts/mediatek/mt8183-kukui.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt8183-kukui.dtsi @@ -249,6 +249,12 @@ &cpu7 { proc-supply = <&mt6358_vproc11_reg>; }; +&gpu { + supply-names = "mali", "sram"; + mali-supply = <&mt6358_vgpu_reg>; + sram-supply = <&mt6358_vsram_gpu_reg>; +}; + &i2c0 { pinctrl-names = "default"; pinctrl-0 = <&i2c0_pins>; diff --git a/arch/arm64/boot/dts/mediatek/mt8183.dtsi b/arch/arm64/boot/dts/mediatek/mt8183.dtsi index 5b782a4769e7..5430e05e18a0 100644 --- a/arch/arm64/boot/dts/mediatek/mt8183.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt8183.dtsi @@ -964,6 +964,111 @@ mfgcfg: syscon@13000000 { #clock-cells = <1>; }; + gpu: gpu@13040000 { + compatible = "mediatek,mt8183-mali", "arm,mali-bifrost"; + reg = <0 0x13040000 0 0x4000>; + interrupts = + , + , + ; + interrupt-names = "job", "mmu", "gpu"; + + clocks = <&topckgen CLK_TOP_MFGPLL_CK>; + + power-domains = + <&spm MT8183_POWER_DOMAIN_MFG_CORE0>, + <&spm MT8183_POWER_DOMAIN_MFG_CORE1>, + <&spm MT8183_POWER_DOMAIN_MFG_2D>; + power-domain-names = "core0", "core1", "core2"; + + operating-points-v2 = <&gpu_opp_table>; + }; + + gpu_opp_table: opp_table0 { + compatible = "operating-points-v2"; + opp-shared; + + opp-300000000 { + opp-hz = /bits/ 64 <300000000>; + opp-microvolt = <625000>, <850000>; + }; + + opp-320000000 { + opp-hz = /bits/ 64 <320000000>; + opp-microvolt = <631250>, <850000>; + }; + + opp-340000000 { + opp-hz = /bits/ 64 <340000000>; + opp-microvolt = <637500>, <850000>; + }; + + opp-360000000 { + opp-hz = /bits/ 64 <360000000>; + opp-microvolt = <643750>, <850000>; + }; + + opp-380000000 { + opp-hz = /bits/ 64 <380000000>; + opp-microvolt = <650000>, <850000>; + }; + + opp-400000000 { + opp-hz = /bits/ 64 <400000000>; + opp-microvolt = <656250>, <850000>; + }; + + opp-420000000 { + opp-hz = /bits/ 64 <420000000>; + opp-microvolt = <662500>, <850000>; + }; + + opp-460000000 { + opp-hz = /bits/ 64 <460000000>; + opp-microvolt = <675000>, <850000>; + }; + + opp-500000000 { + opp-hz = /bits/ 64 <500000000>; + opp-microvolt = <687500>, <850000>; + }; + + opp-540000000 { + opp-hz = /bits/ 64 <540000000>; + opp-microvolt = <700000>, <850000>; + }; + + opp-580000000 { + opp-hz = /bits/ 64 <580000000>; + opp-microvolt = <712500>, <850000>; + }; + + opp-620000000 { + opp-hz = /bits/ 64 <620000000>; + opp-microvolt = <725000>, <850000>; + }; + + opp-653000000 { + opp-hz = /bits/ 64 <653000000>; + opp-microvolt = <743750>, <850000>; + }; + + opp-698000000 { + opp-hz = /bits/ 64 <698000000>; + opp-microvolt = <768750>, <868750>; + }; + + opp-743000000 { + opp-hz = /bits/ 64 <743000000>; + opp-microvolt = <793750>, <893750>; + }; + + opp-800000000 { + opp-hz = /bits/ 64 <800000000>; + opp-microvolt = <825000>, <925000>; + }; + }; + mmsys: syscon@14000000 { compatible = "mediatek,mt8183-mmsys", "syscon"; reg = <0 0x14000000 0 0x1000>; -- 2.29.2.729.g45daf8777d-goog