Received: by 2002:a05:6a10:f347:0:0:0:0 with SMTP id d7csp271590pxu; Thu, 7 Jan 2021 04:46:28 -0800 (PST) X-Google-Smtp-Source: ABdhPJwMT4PsU0KQKz11njW6KkqJoiiMEVv9iyeic+vqbGXy8WIqVQstJQA+A4Bg+8yzdMbRihJH X-Received: by 2002:a05:6402:1c90:: with SMTP id cy16mr1580114edb.73.1610023588280; Thu, 07 Jan 2021 04:46:28 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1610023588; cv=none; d=google.com; s=arc-20160816; b=TARFXh6Ayumxy8Nb43jcYayci62BfKJcKOXEoYgg47xaHWACS52bDvS3WSZpTdOYiP Sr6SEikHuoGvbcByQl2zFm2x+jdnVfsShhiuPANdbmQ8lxYZVw0hw/WGu5arGhlv5Kjb gp9xiIe6le760+2+UFl55ZmIw0OG9dVI89Cz17VcLiAjcB/lF9wcpkeFo04uNeWlyU5h d6JJldMmLbvr9t1SUBa5ztIVtvrm2PiGGBPeUlcbPrIAKIFt3CTA2uy29iPjq+XYSElD IWrLU8tdtUjdl8j3g/psyooaQxX11ZIEAoscv9INmzJHXBHLZr3G8yfvm7Iu5Lnbvaui cHUw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=xAaLxq4Yy1AGmZ/t4kT6fcJwkulyns4Q5MddUItTStI=; b=dLcZNTJ4bVoG2aaLwC+vvg1ffMMOR/ziUven1GLsR0u+jB12TZkXjo8PmL2h8eJyZY s1pWkwma9K/4Xr0VHMgpngYsrMspPczfkEl9VuqkpSqKkD7AY5VHJ4C5KSze/l9HY4Ri j78Zc6qfoT9N3BS05DRI3rvWythSBjnOAE8Zec/Vm5cxawFiA48B5/+0jnQCs1xApQnt UPuSFIzZn67LSdPwzoj/xHRfWm73JjsIXPaNUqfKaMjGgChuZ/y6MjiVU0WgldBDG92k Vy8u502gCvqL4P+p3LnFl7MfAZmvX8nbiU88f0v2gWq+Mkck8iA92Cxs3R1c/dxW2EYd j8Dw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id a14si2188097eds.103.2021.01.07.04.46.04; Thu, 07 Jan 2021 04:46:28 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728410AbhAGMnD (ORCPT + 99 others); Thu, 7 Jan 2021 07:43:03 -0500 Received: from foss.arm.com ([217.140.110.172]:59942 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728285AbhAGMkt (ORCPT ); Thu, 7 Jan 2021 07:40:49 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id EA44F142F; Thu, 7 Jan 2021 04:39:26 -0800 (PST) Received: from ewhatever.cambridge.arm.com (ewhatever.cambridge.arm.com [10.1.197.1]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id D04313F719; Thu, 7 Jan 2021 04:39:25 -0800 (PST) From: Suzuki K Poulose To: linux-arm-kernel@lists.infradead.org Cc: linux-kernel@vger.kernel.org, coresight@lists.linaro.org, mathieu.poirier@linaro.org, leo.yan@linaro.org, mike.leach@linaro.org, anshuman.khandual@arm.com, Suzuki K Poulose Subject: [PATCH v6 09/26] coresight: etm4x: Add commentary on the registers Date: Thu, 7 Jan 2021 12:38:42 +0000 Message-Id: <20210107123859.674252-10-suzuki.poulose@arm.com> X-Mailer: git-send-email 2.24.1 In-Reply-To: <20210107123859.674252-1-suzuki.poulose@arm.com> References: <20210107123859.674252-1-suzuki.poulose@arm.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org As we are about define a switch..case table for individual register access by offset for implementing the system instruction support, document the possible set of registers for each group to make it easier to correlate. Cc: Mike Leach Reviewed-by: Mathieu Poirier Signed-off-by: Suzuki K Poulose --- Changes since v3 - Fix commit description spelling mistake (Mathieu) --- drivers/hwtracing/coresight/coresight-etm4x.h | 21 ++++++++++++------- 1 file changed, 13 insertions(+), 8 deletions(-) diff --git a/drivers/hwtracing/coresight/coresight-etm4x.h b/drivers/hwtracing/coresight/coresight-etm4x.h index b6854f6fd666..3c2b49ffabc8 100644 --- a/drivers/hwtracing/coresight/coresight-etm4x.h +++ b/drivers/hwtracing/coresight/coresight-etm4x.h @@ -45,13 +45,13 @@ #define TRCVDSACCTLR 0x0A4 #define TRCVDARCCTLR 0x0A8 /* Derived resources registers */ -#define TRCSEQEVRn(n) (0x100 + (n * 4)) +#define TRCSEQEVRn(n) (0x100 + (n * 4)) /* n = 0-2 */ #define TRCSEQRSTEVR 0x118 #define TRCSEQSTR 0x11C #define TRCEXTINSELR 0x120 -#define TRCCNTRLDVRn(n) (0x140 + (n * 4)) -#define TRCCNTCTLRn(n) (0x150 + (n * 4)) -#define TRCCNTVRn(n) (0x160 + (n * 4)) +#define TRCCNTRLDVRn(n) (0x140 + (n * 4)) /* n = 0-3 */ +#define TRCCNTCTLRn(n) (0x150 + (n * 4)) /* n = 0-3 */ +#define TRCCNTVRn(n) (0x160 + (n * 4)) /* n = 0-3 */ /* ID registers */ #define TRCIDR8 0x180 #define TRCIDR9 0x184 @@ -60,7 +60,7 @@ #define TRCIDR12 0x190 #define TRCIDR13 0x194 #define TRCIMSPEC0 0x1C0 -#define TRCIMSPECn(n) (0x1C0 + (n * 4)) +#define TRCIMSPECn(n) (0x1C0 + (n * 4)) /* n = 1-7 */ #define TRCIDR0 0x1E0 #define TRCIDR1 0x1E4 #define TRCIDR2 0x1E8 @@ -69,9 +69,12 @@ #define TRCIDR5 0x1F4 #define TRCIDR6 0x1F8 #define TRCIDR7 0x1FC -/* Resource selection registers */ +/* + * Resource selection registers, n = 2-31. + * First pair (regs 0, 1) is always present and is reserved. + */ #define TRCRSCTLRn(n) (0x200 + (n * 4)) -/* Single-shot comparator registers */ +/* Single-shot comparator registers, n = 0-7 */ #define TRCSSCCRn(n) (0x280 + (n * 4)) #define TRCSSCSRn(n) (0x2A0 + (n * 4)) #define TRCSSPCICRn(n) (0x2C0 + (n * 4)) @@ -81,11 +84,13 @@ #define TRCPDCR 0x310 #define TRCPDSR 0x314 /* Trace registers (0x318-0xEFC) */ -/* Comparator registers */ +/* Address Comparator registers n = 0-15 */ #define TRCACVRn(n) (0x400 + (n * 8)) #define TRCACATRn(n) (0x480 + (n * 8)) +/* Data Value Comparator Value registers, n = 0-7 */ #define TRCDVCVRn(n) (0x500 + (n * 16)) #define TRCDVCMRn(n) (0x580 + (n * 16)) +/* ContextID/Virtual ContextID comparators, n = 0-7 */ #define TRCCIDCVRn(n) (0x600 + (n * 8)) #define TRCVMIDCVRn(n) (0x640 + (n * 8)) #define TRCCIDCCTLR0 0x680 -- 2.24.1