Received: by 2002:a05:6a10:2785:0:0:0:0 with SMTP id ia5csp64916pxb; Thu, 7 Jan 2021 21:50:32 -0800 (PST) X-Google-Smtp-Source: ABdhPJyL4WqGijQM/Yp94UcChHrnRadDRfe73KBwmbyKyh6jC54BqxstTx650PI0e3foiboaNmy+ X-Received: by 2002:aa7:c1c6:: with SMTP id d6mr4113592edp.275.1610085032046; Thu, 07 Jan 2021 21:50:32 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1610085032; cv=none; d=google.com; s=arc-20160816; b=xCBUzChJCFvyKLmMCCzVlq6v3YsD1XpX4pgpYRxRE6VaSkaj9eDSHmDN5SB+vg/k4w W0C899afD/HNvFHuOTI7rfhnW81YKoqAU6o33c9j5CsC5y0jl6VAcjo+M2rVT47xa9go T0LH86E9/R0TrOUIn0F//MnIDls3h/y9hZeCd76EQnMujhYa0raXLvMCROtPEtHSg6JY aoV0eaT13Sco4wDg5bHQQmaubV+yAft7UN3R2MQ6pi0/xQnBMEqm4leHIKwOiMZactXc sR2X8SU85wopTW/QZ/+9GTO7xidjvbbjiIPjWhulSHroCM29+ExCJunuJEYUHzCjAfoj wgKQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:message-id:references:in-reply-to :subject:cc:to:from:date:content-transfer-encoding:mime-version :sender:dkim-signature; bh=b3qHEdqVQIrYl8B+o2/ETyJYY6e+1aZCCdqjvRVd45k=; b=plHG91lEJSYv9+ctrDuJ5+wmkGDzr04QZElpT5Aue3LoYIGUuK1kh5LS0kcTTyhTM8 OjlPksxwyqLbeFj2tbTWG+zigMKtvov5SNV2Cpo+mnf1NZuGMJ8HNDUSrVyUeM+H2eMu c4SV+TVhdZNlNAzJe0eXkpCPR53jEuiphMSrjIwwuX8N2KMwM2EjRlpxE8xQv3N6C5Oh 5EjPnHwRVNeBkvJa+35DHJZ7RnYOFTb0i1ebe2R3UkpPGaQirTkaLOcp4BIVQmvz7fw1 Bg/S5k4P443q0eVqDlwCa0mjopMj37FRqq/EMjFdeg4hvWmd0qC8JEL3zVXndONyUSJc OAQg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=nW4lVDGd; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id dg4si3162430edb.104.2021.01.07.21.50.07; Thu, 07 Jan 2021 21:50:32 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=nW4lVDGd; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727198AbhAHFsU (ORCPT + 99 others); Fri, 8 Jan 2021 00:48:20 -0500 Received: from m43-15.mailgun.net ([69.72.43.15]:11489 "EHLO m43-15.mailgun.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726120AbhAHFsT (ORCPT ); Fri, 8 Jan 2021 00:48:19 -0500 DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1610084873; h=Message-ID: References: In-Reply-To: Subject: Cc: To: From: Date: Content-Transfer-Encoding: Content-Type: MIME-Version: Sender; bh=b3qHEdqVQIrYl8B+o2/ETyJYY6e+1aZCCdqjvRVd45k=; b=nW4lVDGdG9ow7anRGyzzx6rRmwVaScTSy/Rw2yZcShUH/5wHto67X+f5kwRoBdehYsmcjeqJ 1s21M8iaIssfbtXuCiigGIRJikL0qhuaYdAmI6AyEJ8pG8J3soMZTahxb+fK2uRYkL9FGeST EYoTf4Rf8BMnd0xM8KyRXB5+s04= X-Mailgun-Sending-Ip: 69.72.43.15 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n05.prod.us-west-2.postgun.com with SMTP id 5ff7f1eefc3778927e4b3a5a (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Fri, 08 Jan 2021 05:47:26 GMT Sender: saiprakash.ranjan=codeaurora.org@mg.codeaurora.org Received: by smtp.codeaurora.org (Postfix, from userid 1001) id A5872C433CA; Fri, 8 Jan 2021 05:47:26 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-caf-mail-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.9 required=2.0 tests=ALL_TRUSTED,BAYES_00, URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.codeaurora.org (localhost.localdomain [127.0.0.1]) (using TLSv1 with cipher ECDHE-RSA-AES256-SHA (256/256 bits)) (No client certificate requested) (Authenticated sender: saiprakash.ranjan) by smtp.codeaurora.org (Postfix) with ESMTPSA id 6AA3FC433C6; Fri, 8 Jan 2021 05:47:25 +0000 (UTC) MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII; format=flowed Content-Transfer-Encoding: 7bit Date: Fri, 08 Jan 2021 11:17:25 +0530 From: Sai Prakash Ranjan To: isaacm@codeaurora.org Cc: Will Deacon , Rob Clark , Jordan Crouse , linux-arm-msm@vger.kernel.org, Joerg Roedel , linux-kernel@vger.kernel.org, Akhil P Oommen , iommu@lists.linux-foundation.org, Robin Murphy , linux-arm-kernel@lists.infradead.org Subject: Re: [PATCH] iommu/io-pgtable-arm: Allow non-coherent masters to use system cache In-Reply-To: References: <20201224064007.2339-1-saiprakash.ranjan@codeaurora.org> <20210106115615.GA1763@willie-the-truck> Message-ID: <8cfefbff135a5287d177b6ab2ccc3304@codeaurora.org> X-Sender: saiprakash.ranjan@codeaurora.org User-Agent: Roundcube Webmail/1.3.9 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2021-01-07 22:27, isaacm@codeaurora.org wrote: > On 2021-01-06 03:56, Will Deacon wrote: >> On Thu, Dec 24, 2020 at 12:10:07PM +0530, Sai Prakash Ranjan wrote: >>> commit ecd7274fb4cd ("iommu: Remove unused IOMMU_SYS_CACHE_ONLY >>> flag") >>> removed unused IOMMU_SYS_CACHE_ONLY prot flag and along with it went >>> the memory type setting required for the non-coherent masters to use >>> system cache. Now that system cache support for GPU is added, we will >>> need to mark the memory as normal sys-cached for GPU to use system >>> cache. >>> Without this, the system cache lines are not allocated for GPU. We >>> use >>> the IO_PGTABLE_QUIRK_ARM_OUTER_WBWA quirk instead of a page >>> protection >>> flag as the flag cannot be exposed via DMA api because of no in-tree >>> users. >>> >>> Signed-off-by: Sai Prakash Ranjan >>> --- >>> drivers/iommu/io-pgtable-arm.c | 3 +++ >>> 1 file changed, 3 insertions(+) >>> >>> diff --git a/drivers/iommu/io-pgtable-arm.c >>> b/drivers/iommu/io-pgtable-arm.c >>> index 7c9ea9d7874a..3fb7de8304a2 100644 >>> --- a/drivers/iommu/io-pgtable-arm.c >>> +++ b/drivers/iommu/io-pgtable-arm.c >>> @@ -415,6 +415,9 @@ static arm_lpae_iopte arm_lpae_prot_to_pte(struct >>> arm_lpae_io_pgtable *data, >>> else if (prot & IOMMU_CACHE) >>> pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE >>> << ARM_LPAE_PTE_ATTRINDX_SHIFT); >>> + else if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_OUTER_WBWA) >>> + pte |= (ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE >>> + << ARM_LPAE_PTE_ATTRINDX_SHIFT); >>> } >> > While this approach of enabling system cache globally for both page > tables and other buffers > works for the GPU usecase, this isn't ideal for other clients that use > system cache. For example, > video clients only want to cache a subset of their buffers in the > system cache, due to the sizing constraint > imposed by how much of the system cache they can use. So, it would be > ideal to have > a way of expressing the desire to use the system cache on a per-buffer > basis. Additionally, > our video clients use the DMA layer, and since the requirement is for > caching in the system cache > to be a per buffer attribute, it seems like we would have to have a > DMA attribute to express > this on a per-buffer basis. > I did bring this up initially [1], also where is this video client in upstream? AFAIK, only system cache user in upstream is GPU. We cannot add any DMA attribute unless there is any user upstream as per [2], so when the support for such a client is added, wouldn't ((data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_OUTER_WBWA) || PROT_FLAG) work? [1] https://lore.kernel.org/dri-devel/ecfda7ca80f6d7b4ff3d89b8758f4dc9@codeaurora.org/ [2] https://lore.kernel.org/linux-iommu/20191026053026.GA14545@lst.de/T/ Thanks, Sai -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation