Received: by 2002:a05:6a10:2785:0:0:0:0 with SMTP id ia5csp478239pxb; Fri, 8 Jan 2021 09:39:52 -0800 (PST) X-Google-Smtp-Source: ABdhPJxtVjEwuVDma88Oh//fDoaNHzpoxMURqTMMkWo0jUYgToiDsdT8KWoTjRK6MnY0nfOwnTLu X-Received: by 2002:a17:906:1488:: with SMTP id x8mr3193292ejc.124.1610127591837; Fri, 08 Jan 2021 09:39:51 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1610127591; cv=none; d=google.com; s=arc-20160816; b=KCv0spH47+L10x7GE+/dTKs9MYbeSbhfPFfR5t7jK3+c6B4zupeAwXltf8ekJTnUjY MxJaNzywlXtEzaBev33z+0uE82sblbGt2aaZzLitO2kTZ+GxudJ/SYLjvC7D/MoX5Dkg gQJbymgMYiePQlU21Y9d9xdPFyjpsWbbhnr2FzdyNJA2SB5gUaLxImiS09W/tqyQDdHS gI3dhtamQEdhAyK9s2MCGdCKOkwCs9KYmuP8hb7Hp/aj3WeJ5/Jr+lKgIPmDPXPfvpse PX4Lzv3UMitrlU/n+OvOGchoVI13ouYw/512jtugHuy0hrf5aZEOPmYM6Tm1+NUwDH2H GGOA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=fIz/eHR9LskEHw4WLLVJ7WCTAff9/EEzxkuWGjNwGgU=; b=B8mWuD9bQsiTrIMGCRPDAsJVxHELb16WpuFWT+Ox0z+DbFdz0VOygbyOTCkif+N2Ns UqlP8Gcl9Ezvw4fiN15J+DP6SqynlfoMXAcb7XPHKj3nMcBWWnfWNrMgCGtyDtpYe4BR c/6aWS0z6KQ+osO25fJvyWPTOOqRTGZ6zXpZccwunwVkRGhzIRPqHKprme2HmsuTcTRc IoKIA6fcsUvOF8Z4kHEbBE9ALnTMQH3P0lHHK/RIaNZb1b+nfpiIxWzvKAOq6dR/SvWq Cje1a8dmicUwllhISB2K6KVjbx8Ht7zLasJErRGHTXekaYCJXSrIwssmbxewKxluLU9a dGCg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=WlwaqwFs; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id p9si3851753edq.97.2021.01.08.09.39.28; Fri, 08 Jan 2021 09:39:51 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=WlwaqwFs; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728484AbhAHRg1 (ORCPT + 99 others); Fri, 8 Jan 2021 12:36:27 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:55688 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728471AbhAHRg0 (ORCPT ); Fri, 8 Jan 2021 12:36:26 -0500 Received: from mail-pg1-x52c.google.com (mail-pg1-x52c.google.com [IPv6:2607:f8b0:4864:20::52c]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A767EC0612EA for ; Fri, 8 Jan 2021 09:35:46 -0800 (PST) Received: by mail-pg1-x52c.google.com with SMTP id 30so8054332pgr.6 for ; Fri, 08 Jan 2021 09:35:46 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=chromium.org; s=google; h=from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=fIz/eHR9LskEHw4WLLVJ7WCTAff9/EEzxkuWGjNwGgU=; b=WlwaqwFsYhMsqUKnT/AaL7XcehUzRYirQrcBXLWPIBWhlDag9bjYtAVro7EPZ9PGtV RZNU3W3lobcv+R+adPpTbkKfDnllsiSMvx1JRCSe6qbJ7FBddv4+UNY0tkPZ8OiLZxVw ZnELNoxN4OylGrK8KvSs5q2vNXSZLDWfTYan8= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=fIz/eHR9LskEHw4WLLVJ7WCTAff9/EEzxkuWGjNwGgU=; b=PReVi96UKWO+XqaDelztDglUiwTLF3V2tcfroOgkrFfTjYsApHy193jPshWQa+ZrD+ vZnR0eetingWtCKP/+1/9PL4zoKV81CISsy4hNoX5mcLQXlJN9wtWab7AUw5Ru1gppFK DZYJFB0pgo3nMfFTLgT9o5HgF8OGK2nodKzG6s/lywDJFGbYwWx5P/pq4BOVvDacyEc0 cE1lEsbG9p1dBLaL1wXuLd6vEUjmkQbCrsv/pnpGSRdpzQ1LUZhio1Y7a3ir6EbadgMk L8HZUeykuMCfIqHZAxYjJpQ7JtFAnCGl0RGEgsaAnlaby3QDHqOU9r0aEtTdGEGzPSRy cXgQ== X-Gm-Message-State: AOAM532j3wqr5YoH7Vnrh+KW1LgxQyuAYYCA3ho2ukWk3kQE+9hXfPrX TKFOXtlFd29DHRWI56urkws2oQ== X-Received: by 2002:a62:9208:0:b029:19e:a15f:169e with SMTP id o8-20020a6292080000b029019ea15f169emr4585621pfd.71.1610127346134; Fri, 08 Jan 2021 09:35:46 -0800 (PST) Received: from tictac2.mtv.corp.google.com ([2620:15c:202:1:42b0:34ff:fe3d:58e6]) by smtp.gmail.com with ESMTPSA id z23sm10245619pfj.143.2021.01.08.09.35.44 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 08 Jan 2021 09:35:45 -0800 (PST) From: Douglas Anderson To: Marc Zyngier , Thomas Gleixner , Jason Cooper , Linus Walleij Cc: Bjorn Andersson , Neeraj Upadhyay , Rajendra Nayak , Stephen Boyd , Maulik Shah , linux-gpio@vger.kernel.org, Srinivas Ramana , linux-arm-msm@vger.kernel.org, Douglas Anderson , Andy Gross , linux-kernel@vger.kernel.org Subject: [PATCH v5 1/4] pinctrl: qcom: Allow SoCs to specify a GPIO function that's not 0 Date: Fri, 8 Jan 2021 09:35:13 -0800 Message-Id: <20210108093339.v5.1.I3ad184e3423d8e479bc3e86f5b393abb1704a1d1@changeid> X-Mailer: git-send-email 2.29.2.729.g45daf8777d-goog MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org There's currently a comment in the code saying function 0 is GPIO. Instead of hardcoding it, let's add a member where an SoC can specify it. No known SoCs use a number other than 0, but this just makes the code clearer. NOTE: no SoC code needs to be updated since we can rely on zero-initialization. Signed-off-by: Douglas Anderson Reviewed-by: Stephen Boyd --- (no changes since v1) drivers/pinctrl/qcom/pinctrl-msm.c | 4 ++-- drivers/pinctrl/qcom/pinctrl-msm.h | 2 ++ 2 files changed, 4 insertions(+), 2 deletions(-) diff --git a/drivers/pinctrl/qcom/pinctrl-msm.c b/drivers/pinctrl/qcom/pinctrl-msm.c index e051aecf95c4..1d2a78452c2d 100644 --- a/drivers/pinctrl/qcom/pinctrl-msm.c +++ b/drivers/pinctrl/qcom/pinctrl-msm.c @@ -210,8 +210,8 @@ static int msm_pinmux_request_gpio(struct pinctrl_dev *pctldev, if (!g->nfuncs) return 0; - /* For now assume function 0 is GPIO because it always is */ - return msm_pinmux_set_mux(pctldev, g->funcs[0], offset); + return msm_pinmux_set_mux(pctldev, + g->funcs[pctrl->soc->gpio_func], offset); } static const struct pinmux_ops msm_pinmux_ops = { diff --git a/drivers/pinctrl/qcom/pinctrl-msm.h b/drivers/pinctrl/qcom/pinctrl-msm.h index 333f99243c43..e31a5167c91e 100644 --- a/drivers/pinctrl/qcom/pinctrl-msm.h +++ b/drivers/pinctrl/qcom/pinctrl-msm.h @@ -118,6 +118,7 @@ struct msm_gpio_wakeirq_map { * @wakeirq_dual_edge_errata: If true then GPIOs using the wakeirq_map need * to be aware that their parent can't handle dual * edge interrupts. + * @gpio_func: Which function number is GPIO (usually 0). */ struct msm_pinctrl_soc_data { const struct pinctrl_pin_desc *pins; @@ -134,6 +135,7 @@ struct msm_pinctrl_soc_data { const struct msm_gpio_wakeirq_map *wakeirq_map; unsigned int nwakeirq_map; bool wakeirq_dual_edge_errata; + unsigned int gpio_func; }; extern const struct dev_pm_ops msm_pinctrl_dev_pm_ops; -- 2.29.2.729.g45daf8777d-goog