Received: by 2002:a05:6a10:2785:0:0:0:0 with SMTP id ia5csp2013451pxb; Sun, 10 Jan 2021 20:42:18 -0800 (PST) X-Google-Smtp-Source: ABdhPJxMgG9yWvvBH3pV0S9vytUAfKRmAsE5Kxr0Nrd6pMXkyw5FXx1jGVVxSM01wTbv3F0tX0b6 X-Received: by 2002:a05:6402:541:: with SMTP id i1mr13220762edx.289.1610340138006; Sun, 10 Jan 2021 20:42:18 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1610340138; cv=none; d=google.com; s=arc-20160816; b=vR492RBNTlMXZ5YPdexrk7uQo7FfZio8wEGXdb4HR4xHl/AB3x3TYuVMumDU+oCEng k57zZwsZSdFHwVsT+3zP/SMzS204vhsuC1Afw9/3cabsbDiAjGBXMpIxPjWZIBfzXZZQ NX+G7VF5WpRCZ+3Lj9yWgfW3aiEQ+GtWxqugCGwL1f+OOy5hhnbjV27tJ28xRf0qkysz V6yRqtXEHX6wvS5+zYzEMFL5BIGM/u53QjSs9w9B3UknQJrRAdK8dwOg4xkw4UC1TV4+ 08aMQn9gwuCdhY3hCHh3QoTyiqxc74JjtsuoNR+gsFkai5sIIejG27H5bIgCuo+GG7bY 3heg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:message-id:references:in-reply-to :subject:cc:to:from:date:content-transfer-encoding:mime-version :sender:dkim-signature; bh=PEGSH/aIZYUszxE+cliw+QdalqdBswRdWn1gj8ZjzE4=; b=dgQNIOg4iCVwBfY98i6iq8nYNTkYNYcjNiyhJC/r0Ay+6VNoBULEce+jiFSNyUkkzx ohM8gTxuyChVf9KzSJ3d6rQhHUvvwT4PbcKziv8k3BCifi1bO54c32eDIlHzp7lV4zzG +jOFvJ9c0mC8qDROe3nw4TS1RxWPr1UcLPKI2PXBC/NcKYe4lPaiTYQOFjq6+fo6UIz8 uHSFMqAYYWfWEtMqAbSLjwFg/RpPZCroftNd/EJfCO3tTGucGDu5EopwuDhbJqDa0Hhx kz2g020prgq6JAudwxQ4qm0MXznIUmqDySNgqfDLcVTyPRjXo99X60T5YuoqteMESO3j B5cA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=DJWMEXDM; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b24si1800806eja.598.2021.01.10.20.41.49; Sun, 10 Jan 2021 20:42:17 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=DJWMEXDM; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726229AbhAKEjI (ORCPT + 99 others); Sun, 10 Jan 2021 23:39:08 -0500 Received: from so254-31.mailgun.net ([198.61.254.31]:55491 "EHLO so254-31.mailgun.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725797AbhAKEjI (ORCPT ); Sun, 10 Jan 2021 23:39:08 -0500 DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1610339927; h=Message-ID: References: In-Reply-To: Subject: Cc: To: From: Date: Content-Transfer-Encoding: Content-Type: MIME-Version: Sender; bh=PEGSH/aIZYUszxE+cliw+QdalqdBswRdWn1gj8ZjzE4=; b=DJWMEXDMzoJU2K9/pPHTcf2M7vjCi9j7ym0LEP69aC9qBpNr7mTTov5mp5TjQjXAK0Kz6nzL 6kMybFBWeDWi65OOLnvEPM7U7Dw8boREd/CSziC6ItzgvdaLNL99VzcOwXoZJMvgaxm4bvkq 6EK+KfEUO5GbwxFzalny1rU7k4A= X-Mailgun-Sending-Ip: 198.61.254.31 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n06.prod.us-east-1.postgun.com with SMTP id 5ffbd632c88af06107bcea54 (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Mon, 11 Jan 2021 04:38:10 GMT Sender: saiprakash.ranjan=codeaurora.org@mg.codeaurora.org Received: by smtp.codeaurora.org (Postfix, from userid 1001) id 0F16DC43464; Mon, 11 Jan 2021 04:38:10 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-caf-mail-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.9 required=2.0 tests=ALL_TRUSTED,BAYES_00, URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.codeaurora.org (localhost.localdomain [127.0.0.1]) (using TLSv1 with cipher ECDHE-RSA-AES256-SHA (256/256 bits)) (No client certificate requested) (Authenticated sender: saiprakash.ranjan) by smtp.codeaurora.org (Postfix) with ESMTPSA id 05BF3C433CA; Mon, 11 Jan 2021 04:38:08 +0000 (UTC) MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII; format=flowed Content-Transfer-Encoding: 7bit Date: Mon, 11 Jan 2021 10:08:08 +0530 From: Sai Prakash Ranjan To: isaacm@codeaurora.org Cc: Will Deacon , Rob Clark , Jordan Crouse , linux-arm-msm@vger.kernel.org, Joerg Roedel , linux-kernel@vger.kernel.org, Akhil P Oommen , iommu@lists.linux-foundation.org, Robin Murphy , linux-arm-kernel@lists.infradead.org Subject: Re: [PATCH] iommu/io-pgtable-arm: Allow non-coherent masters to use system cache In-Reply-To: <84ff10c38e99635bc222ca2dd29be2b5@codeaurora.org> References: <20201224064007.2339-1-saiprakash.ranjan@codeaurora.org> <20210106115615.GA1763@willie-the-truck> <8cfefbff135a5287d177b6ab2ccc3304@codeaurora.org> <84ff10c38e99635bc222ca2dd29be2b5@codeaurora.org> Message-ID: <73b1957d0898a937e5e88c1a469352ea@codeaurora.org> X-Sender: saiprakash.ranjan@codeaurora.org User-Agent: Roundcube Webmail/1.3.9 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2021-01-08 23:39, isaacm@codeaurora.org wrote: > On 2021-01-07 21:47, Sai Prakash Ranjan wrote: >> On 2021-01-07 22:27, isaacm@codeaurora.org wrote: >>> On 2021-01-06 03:56, Will Deacon wrote: >>>> On Thu, Dec 24, 2020 at 12:10:07PM +0530, Sai Prakash Ranjan wrote: >>>>> commit ecd7274fb4cd ("iommu: Remove unused IOMMU_SYS_CACHE_ONLY >>>>> flag") >>>>> removed unused IOMMU_SYS_CACHE_ONLY prot flag and along with it >>>>> went >>>>> the memory type setting required for the non-coherent masters to >>>>> use >>>>> system cache. Now that system cache support for GPU is added, we >>>>> will >>>>> need to mark the memory as normal sys-cached for GPU to use system >>>>> cache. >>>>> Without this, the system cache lines are not allocated for GPU. We >>>>> use >>>>> the IO_PGTABLE_QUIRK_ARM_OUTER_WBWA quirk instead of a page >>>>> protection >>>>> flag as the flag cannot be exposed via DMA api because of no >>>>> in-tree >>>>> users. >>>>> >>>>> Signed-off-by: Sai Prakash Ranjan >>>>> >>>>> --- >>>>> drivers/iommu/io-pgtable-arm.c | 3 +++ >>>>> 1 file changed, 3 insertions(+) >>>>> >>>>> diff --git a/drivers/iommu/io-pgtable-arm.c >>>>> b/drivers/iommu/io-pgtable-arm.c >>>>> index 7c9ea9d7874a..3fb7de8304a2 100644 >>>>> --- a/drivers/iommu/io-pgtable-arm.c >>>>> +++ b/drivers/iommu/io-pgtable-arm.c >>>>> @@ -415,6 +415,9 @@ static arm_lpae_iopte >>>>> arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data, >>>>> else if (prot & IOMMU_CACHE) >>>>> pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE >>>>> << ARM_LPAE_PTE_ATTRINDX_SHIFT); >>>>> + else if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_OUTER_WBWA) >>>>> + pte |= (ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE >>>>> + << ARM_LPAE_PTE_ATTRINDX_SHIFT); >>>>> } >>>> >>> While this approach of enabling system cache globally for both page >>> tables and other buffers >>> works for the GPU usecase, this isn't ideal for other clients that >>> use >>> system cache. For example, >>> video clients only want to cache a subset of their buffers in the >>> system cache, due to the sizing constraint >>> imposed by how much of the system cache they can use. So, it would be >>> ideal to have >>> a way of expressing the desire to use the system cache on a >>> per-buffer >>> basis. Additionally, >>> our video clients use the DMA layer, and since the requirement is for >>> caching in the system cache >>> to be a per buffer attribute, it seems like we would have to have a >>> DMA attribute to express >>> this on a per-buffer basis. >>> >> >> I did bring this up initially [1], also where is this video client >> in upstream? AFAIK, only system cache user in upstream is GPU. >> We cannot add any DMA attribute unless there is any user upstream > Right, there wouldn't be an upstream user, which would be problematic, > but I was thinking of having it so that when video or any of our other > clients that use this attribute on a per buffer basis upstreams their > code, it's not too much of a stretch to add the support. Agreed. >> as per [2], so when the support for such a client is added, wouldn't >> ((data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_OUTER_WBWA) || >> PROT_FLAG) >> work? > I don't think that will work, because we currently have clients who use > the > system cache as follows: > -cache only page tables in the system cache > -cache only data buffers in the system cache > -cache both page tables and all buffers in the system cache > -cache both page tables and some buffers in the system cache > > The approach you're suggesting doesn't allow for the last case, as > caching the > page tables in the system cache involves setting > IO_PGTABLE_QUIRK_ARM_OUTER_WBWA, > so we will end up losing the flexibility to cache some data buffers in > the system cache. > Ah yes, you are right, I believe Jordan mentioned the same [1]. [1] https://lore.kernel.org/lkml/20200709161352.GC21059@jcrouse1-lnx.qualcomm.com/ > Ideally, the page table quirk would drive the settings for the TCR, > and the prot flag > drives the PTE for the mapping, as is done with the page table walker > being dma-coherent, > while buffers are mapped as cacheable based on IOMMU_CACHE. Thoughts? > Right, mixing the two is not correct. Will's suggestion for a new prot flag sounds good to me, I will work on that. Thanks, Sai -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation