Received: by 2002:a05:6a10:2785:0:0:0:0 with SMTP id ia5csp2369191pxb; Mon, 11 Jan 2021 08:00:09 -0800 (PST) X-Google-Smtp-Source: ABdhPJwf/c/YXqbEQF8XjKLVyEB0j577KGHNeeq37mqVNz9wUn1PAJgQAlJwsXyMIx/jzEbMm/W6 X-Received: by 2002:a05:6402:1c04:: with SMTP id ck4mr49814edb.320.1610380809180; Mon, 11 Jan 2021 08:00:09 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1610380809; cv=none; d=google.com; s=arc-20160816; b=RaweTpAjlMphVqThtvG1b/xOc22jI7/mypoUM6j+r8aiEp79sl59aA7HUK8bZCNh2P yoq0qWSNjt8817HJL7FBLCZdbnBXe2/yVy1J59K2U350GpHp91WENiUynS8b/mcjPn4m QUBW5yottflJAlFSLBjOP568e6/3VF6OssvmELmC53CetCTSqRlsieScvor6pnBGm2Cn hAzsKtlDfeYGp7agEaytXxy8XDQQIgvKffO6VJoOFfr4aVyWmyoSp2U4C6SwZHCdl4iL 6cJJd9N3RzMz7cgyqQ05rPgRrfZ9Ha9OhL6/XSFo4OCR5bB05l1FmPXnhA3VGN/lSXgZ AypQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-language:content-transfer-encoding :in-reply-to:mime-version:user-agent:date:message-id:from:references :cc:to:subject:dmarc-filter:sender:dkim-signature; bh=Rv8Ae9G9a0YvS21zbU6dOKG+esLbKOGZK6eFqISPatk=; b=Loah8Dmuqwo81qk//p+/k1UV4kvr6k+ZUSUSfwdWyCR4fnvr/4oK3KB/Zmr5unPwYs 26ct/V5klromJD3dlfsa1s36F7QYNWQRRyrSyUAmr9G+cOp9/srK8T91/l3CQuLWb/Fm rjs912XeJ9sgzgeslYY0RRHy7J2cf3dGnr2zT+SZ0Lh4i+MXqoOrMmTW4HUchrwMCgor DFjGwZ+QQp3TzazLrY/5+LYqDPTPvgbQ/8vwxIl6JFtGDlYU0bqGS4rS0Lkg9H7s8FcT 7gJInxERtxo0X6M1/dNpqfKdtRE3KnJeDct+jwujJD+JJEJyKIcd4QKoQhmVRDu1zozI +JVQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=Whh1Pt2O; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id 30si71791edv.385.2021.01.11.07.59.44; Mon, 11 Jan 2021 08:00:09 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=Whh1Pt2O; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2388812AbhAKP6f (ORCPT + 99 others); Mon, 11 Jan 2021 10:58:35 -0500 Received: from m43-15.mailgun.net ([69.72.43.15]:22661 "EHLO m43-15.mailgun.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2388553AbhAKP6e (ORCPT ); Mon, 11 Jan 2021 10:58:34 -0500 DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1610380696; h=Content-Transfer-Encoding: Content-Type: In-Reply-To: MIME-Version: Date: Message-ID: From: References: Cc: To: Subject: Sender; bh=Rv8Ae9G9a0YvS21zbU6dOKG+esLbKOGZK6eFqISPatk=; b=Whh1Pt2ObIx6+dB8p50dQrUhrzQPf3dAuS9LYkWLtAbVl+TKlbB/RMtixWW9RFAuJdkO2vrQ SQUVQjKjIwW8pIG2KJTbkTgoZ2p9fK9kTAtW2ma0+0QQtkU9abMDP/AV4GI0RQmoIQbkf+C1 0mLUH7JiNvl23q6v10cS7DEJHcc= X-Mailgun-Sending-Ip: 69.72.43.15 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n10.prod.us-west-2.postgun.com with SMTP id 5ffc75919dddba11a671f2ec (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Mon, 11 Jan 2021 15:58:09 GMT Sender: mkshah=codeaurora.org@mg.codeaurora.org Received: by smtp.codeaurora.org (Postfix, from userid 1001) id 97367C43464; Mon, 11 Jan 2021 15:58:09 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-caf-mail-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.9 required=2.0 tests=ALL_TRUSTED,BAYES_00, NICE_REPLY_A,SPF_FAIL,URIBL_BLOCKED autolearn=no autolearn_force=no version=3.4.0 Received: from [192.168.29.129] (unknown [49.36.75.31]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: mkshah) by smtp.codeaurora.org (Postfix) with ESMTPSA id 6448DC433ED; Mon, 11 Jan 2021 15:58:04 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 6448DC433ED Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; spf=fail smtp.mailfrom=mkshah@codeaurora.org Subject: Re: [PATCH v5 2/4] pinctrl: qcom: No need to read-modify-write the interrupt status To: Douglas Anderson , Marc Zyngier , Thomas Gleixner , Jason Cooper , Linus Walleij Cc: Bjorn Andersson , Neeraj Upadhyay , Rajendra Nayak , Stephen Boyd , linux-gpio@vger.kernel.org, Srinivas Ramana , linux-arm-msm@vger.kernel.org, Andy Gross , linux-kernel@vger.kernel.org References: <20210108093339.v5.1.I3ad184e3423d8e479bc3e86f5b393abb1704a1d1@changeid> <20210108093339.v5.2.I3635de080604e1feda770591c5563bd6e63dd39d@changeid> From: Maulik Shah Message-ID: Date: Mon, 11 Jan 2021 21:28:01 +0530 User-Agent: Mozilla/5.0 (Windows NT 10.0; Win64; x64; rv:78.0) Gecko/20100101 Thunderbird/78.6.0 MIME-Version: 1.0 In-Reply-To: <20210108093339.v5.2.I3635de080604e1feda770591c5563bd6e63dd39d@changeid> Content-Type: text/plain; charset=utf-8; format=flowed Content-Transfer-Encoding: 7bit Content-Language: en-GB Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Doug, Reviewed-by: Maulik Shah Tested-by: Maulik Shah Thanks, Maulik On 1/8/2021 11:05 PM, Douglas Anderson wrote: > When the Qualcomm pinctrl driver wants to Ack an interrupt, it does a > read-modify-write on the interrupt status register. On some SoCs it > makes sure that the status bit is 1 to "Ack" and on others it makes > sure that the bit is 0 to "Ack". Presumably the first type of > interrupt controller is a "write 1 to clear" type register and the > second just let you directly set the interrupt status register. > > As far as I can tell from scanning structure definitions, the > interrupt status bit is always in a register by itself. Thus with > both types of interrupt controllers it is safe to "Ack" interrupts > without doing a read-modify-write. We can do a simple write. > > It should be noted that if the interrupt status bit _was_ ever in a > register with other things (like maybe status bits for other GPIOs): > a) For "write 1 clear" type controllers then read-modify-write would > be totally wrong because we'd accidentally end up clearing > interrupts we weren't looking at. > b) For "direct set" type controllers then read-modify-write would also > be wrong because someone setting one of the other bits in the > register might accidentally clear (or set) our interrupt. > I say this simply to show that the current read-modify-write doesn't > provide any sort of "future proofing" of the code. In fact (for > "write 1 clear" controllers) the new code is slightly more "future > proof" since it would allow more than one interrupt status bits to > share a register. > > NOTE: this code fixes no bugs--it simply avoids an extra register > read. > > Signed-off-by: Douglas Anderson > --- > > Changes in v5: > - ("pinctrl: qcom: No need to read-modify-write the ...") new for v5. > > drivers/pinctrl/qcom/pinctrl-msm.c | 23 ++++++++--------------- > 1 file changed, 8 insertions(+), 15 deletions(-) > > diff --git a/drivers/pinctrl/qcom/pinctrl-msm.c b/drivers/pinctrl/qcom/pinctrl-msm.c > index 1d2a78452c2d..1787ada6bfab 100644 > --- a/drivers/pinctrl/qcom/pinctrl-msm.c > +++ b/drivers/pinctrl/qcom/pinctrl-msm.c > @@ -792,16 +792,13 @@ static void msm_gpio_irq_clear_unmask(struct irq_data *d, bool status_clear) > > raw_spin_lock_irqsave(&pctrl->lock, flags); > > - if (status_clear) { > - /* > - * clear the interrupt status bit before unmask to avoid > - * any erroneous interrupts that would have got latched > - * when the interrupt is not in use. > - */ > - val = msm_readl_intr_status(pctrl, g); > - val &= ~BIT(g->intr_status_bit); > - msm_writel_intr_status(val, pctrl, g); > - } > + /* > + * clear the interrupt status bit before unmask to avoid > + * any erroneous interrupts that would have got latched > + * when the interrupt is not in use. > + */ > + if (status_clear) > + msm_writel_intr_status(0, pctrl, g); > > val = msm_readl_intr_cfg(pctrl, g); > val |= BIT(g->intr_raw_status_bit); > @@ -906,11 +903,7 @@ static void msm_gpio_irq_ack(struct irq_data *d) > > raw_spin_lock_irqsave(&pctrl->lock, flags); > > - val = msm_readl_intr_status(pctrl, g); > - if (g->intr_ack_high) > - val |= BIT(g->intr_status_bit); > - else > - val &= ~BIT(g->intr_status_bit); > + val = (g->intr_ack_high) ? BIT(g->intr_status_bit) : 0; > msm_writel_intr_status(val, pctrl, g); > > if (test_bit(d->hwirq, pctrl->dual_edge_irqs)) -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation