Received: by 2002:a05:6a10:2785:0:0:0:0 with SMTP id ia5csp3039893pxb; Tue, 12 Jan 2021 05:02:39 -0800 (PST) X-Google-Smtp-Source: ABdhPJydB8yE7WOG2qQiG3dJtA2S2bPYAIjRWnefqhUAXcO7X7cL54sKqDl8XIwEEs2kYF/opmo8 X-Received: by 2002:a05:6402:17c6:: with SMTP id s6mr3292476edy.142.1610456559567; Tue, 12 Jan 2021 05:02:39 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1610456559; cv=none; d=google.com; s=arc-20160816; b=WupRqHXrICM36OtFFy8t2bsvnqRVH4LpROw66RIEJUGGfNpptbSpvnIMLM3MU0v7cm 8eBSJYwr2AbBh85rm0QJDAS2rDs0+Jt6Wr2CsiaN8W6O9WBuW3MxA1HJgH+dAr3L8KLn FNw32onoI+V+rXU+7dPRunFR6HncUuJ24fyi3Qw+dioM2HvMzRpAZ5jBmhe1wQbyix7y Kec3+gl4BXjvRntxi7JDukpjREuZ4E67K/K77zOewEZZkc4+VrayeUbF7RFR6Q5r0vVD KcwJaS2v7ZbczCFuSiHTt2eKJ22lJGBdGmE+W1rdnQ4jRSTxeZpRfltLyWbxd/TVAZm3 DzGw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:content-language :in-reply-to:mime-version:user-agent:date:message-id:from:references :cc:to:subject; bh=EhSdzUzCOYif4dZ8eZNvx/6YpObNABh/5nzS0WfeLKg=; b=wwW88ple8nNpPQTl/q3brrQoa7vUaJfgMafw21KeeYMCaTuDyC5Clw+eUvpGUAJTqq Joe9J9LGiLwCbYrnlSWNp+TEE4vs4DiGahw9ycfwgN1JXoKwM4b0Wn4zhWbFXXhFLt1d 6jFSyCuiebM9KhfhiInpPfHnddHkfAQ3TmGE7PkfiqqrSiWOwWENWDBmIknRnDqoXv4a 8Kj2QsKmQcex7p5IugTmcxDc/qKrh1FoCKSvsyGFJqBYNIcvdHsd+hOCzgIC+6MMeSQj 9z7n+I1BddVyCgBNgqEdDS5oqXAA46zlPjjkjurxmB//Cj1MBxxVSDQp0bFvVSYUgbjq JBKw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id y14si1308365edm.451.2021.01.12.05.02.15; Tue, 12 Jan 2021 05:02:39 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727122AbhALLXa (ORCPT + 99 others); Tue, 12 Jan 2021 06:23:30 -0500 Received: from szxga03-in.huawei.com ([45.249.212.189]:2856 "EHLO szxga03-in.huawei.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726777AbhALLXa (ORCPT ); Tue, 12 Jan 2021 06:23:30 -0500 Received: from dggeme755-chm.china.huawei.com (unknown [172.30.72.57]) by szxga03-in.huawei.com (SkyGuard) with ESMTP id 4DFSnk3NW1z59m7; Tue, 12 Jan 2021 19:21:30 +0800 (CST) Received: from [10.140.157.68] (10.140.157.68) by dggeme755-chm.china.huawei.com (10.3.19.101) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2106.2; Tue, 12 Jan 2021 19:22:46 +0800 Subject: Re: [PATCH v7 0/4] Enable Hi3559A SOC clock and HiSilicon Hiedma Controller To: Vinod Koul CC: , , , , , , , , References: <20201215110947.41268-1-gengdongjiu@huawei.com> <20210112104010.GN2771@vkoul-mobl> From: Dongjiu Geng Message-ID: Date: Tue, 12 Jan 2021 19:22:45 +0800 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:52.0) Gecko/20100101 Thunderbird/52.6.0 MIME-Version: 1.0 In-Reply-To: <20210112104010.GN2771@vkoul-mobl> Content-Type: text/plain; charset="utf-8" Content-Language: en-US Content-Transfer-Encoding: 7bit X-Originating-IP: [10.140.157.68] X-ClientProxiedBy: dggeme713-chm.china.huawei.com (10.1.199.109) To dggeme755-chm.china.huawei.com (10.3.19.101) X-CFilter-Loop: Reflected Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2021/1/12 18:40, Vinod Koul wrote: > On 15-12-20, 11:09, Dongjiu Geng wrote: >> v6->v7: >> 1. rename hisi,misc-control to hisi,misc-control to hisilicon,misc-control >> >> v5->v6: >> 1. Drop #size-cells and #address-cell in the hisilicon,hi3559av100-clock.yaml >> 2. Add discription for #reset-cells in the hisilicon,hi3559av100-clock.yaml >> 3. Remove #clock-cells in hisilicon,hiedmacv310.yaml >> 4. Merge property misc_ctrl_base and misc_regmap together for hiedmacv310 driver >> >> v4->v5: >> 1. change the patch author mail name >> >> v3->v4: >> 1. fix the 'make dt_binding_check' issues. >> 2. Combine the 'Enable HiSilicon Hiedma Controller' series patches to this series. >> 3. fix the 'make dt_binding_check' issues in 'Enable HiSilicon Hiedma Controller' patchset >> >> v2->v3: >> 1. change dt-bindings documents from txt to yaml format. >> 2. Add SHUB clock to access the devices of m7 >> >> Dongjiu Geng (4): >> dt-bindings: Document the hi3559a clock bindings >> clk: hisilicon: Add clock driver for hi3559A SoC >> dt: bindings: dma: Add DT bindings for HiSilicon Hiedma Controller >> dmaengine: dma: Add Hiedma Controller v310 Device Driver > > Is there a reason to have dma and clk drivers in a single series..? I am > sure I have skipping few versions thinking this is clock driver series.. > > Unless there is a dependency please split up.. If there is a dependency > please specify that Thank you very much for your pointing out. I will split up. > > >> >> .../clock/hisilicon,hi3559av100-clock.yaml | 59 + >> .../bindings/dma/hisilicon,hiedmacv310.yaml | 94 ++ >> drivers/clk/hisilicon/Kconfig | 7 + >> drivers/clk/hisilicon/Makefile | 1 + >> drivers/clk/hisilicon/clk-hi3559a.c | 865 ++++++++++ >> drivers/dma/Kconfig | 14 + >> drivers/dma/Makefile | 1 + >> drivers/dma/hiedmacv310.c | 1442 +++++++++++++++++ >> drivers/dma/hiedmacv310.h | 136 ++ >> include/dt-bindings/clock/hi3559av100-clock.h | 165 ++ >> 10 files changed, 2784 insertions(+) >> create mode 100644 Documentation/devicetree/bindings/clock/hisilicon,hi3559av100-clock.yaml >> create mode 100644 Documentation/devicetree/bindings/dma/hisilicon,hiedmacv310.yaml >> create mode 100644 drivers/clk/hisilicon/clk-hi3559a.c >> create mode 100644 drivers/dma/hiedmacv310.c >> create mode 100644 drivers/dma/hiedmacv310.h >> create mode 100644 include/dt-bindings/clock/hi3559av100-clock.h >> >> -- >> 2.17.1 >