Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp484698pxb; Wed, 20 Jan 2021 11:51:46 -0800 (PST) X-Google-Smtp-Source: ABdhPJzFYaRh3NlNggy91xgLg3p8S8UUAdTfXUcvfleBAeds11JXY9803EVPtYqWo4VBSYGYhjTY X-Received: by 2002:a17:907:1050:: with SMTP id oy16mr2049302ejb.424.1611172306764; Wed, 20 Jan 2021 11:51:46 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1611172306; cv=none; d=google.com; s=arc-20160816; b=HUAT3W04BtTVDOjAUfYakzBN1p1CIAcuIGbiek8A3cYOk3vwpyq2ALhoWsKgPPYtYv JfvbzYwNnQN+0YRITxtSw3GQQ+eQ7tsIyy4ySxMFeY40omjoPa4FrWtHoKql+Kgkm6HS iMCQdeewC//j+tVW7gYFM8oz3wVED/vsGLlEkL3mmHZRzHMyVUqJlsIstjBSn52X8zn8 HmcYZNgAzkbjvHLJXzy/b/EePTGVvn715OzdkzFI74kA5ZzOp0LSEoxpw/FO/Qoh0c6x qVaJ3PvXRc7p1Rd/ZgtypPMzKTP1Q+3fAYIq5FT9ZMLNbwOaheioEizDO6fu/uN48dXX 4NvA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=rXLo3S0TfmizPSm7JLrjZe+fZFvzccRp4oEIfRO/iAA=; b=K8F9m7fo7xblY8RDfYK4vMlrmI5G2zzPP0hqkr28PJ0uIbEjsGxYWylr57bsrOSpFE MWEk+/CizYdCQ/3aJjs3GLCpqG8UySD4arMAkeJRE2aqyKGkkSBqQLsZjL9CkWAbaf6O SaRh7Y3KG8MO8pH2y39LBf6IrTL9vepJgQdkNwRX9errdBxbCpjGL8maoUfJes7CtPk0 0ksmss35KCKGMz0rTgogtLr1i/i2r+UZ8lDF+8Q/BYW9SQ+3UzcsO01eDEsoOdgBRKR4 YR8RjZ4eqET4/PvmlBNkqAAD9rYDcjNX+cXcH8ELYvVLVH3oDzAn4dFUQLHnqC0fJSSX Nxlg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@walle.cc header.s=mail2016061301 header.b=X1EGncUB; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id gg23si970118ejb.117.2021.01.20.11.51.23; Wed, 20 Jan 2021 11:51:46 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@walle.cc header.s=mail2016061301 header.b=X1EGncUB; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2392752AbhATTrU (ORCPT + 99 others); Wed, 20 Jan 2021 14:47:20 -0500 Received: from ssl.serverraum.org ([176.9.125.105]:34965 "EHLO ssl.serverraum.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2392697AbhATTlb (ORCPT ); Wed, 20 Jan 2021 14:41:31 -0500 Received: from mwalle01.fritz.box (unknown [IPv6:2a02:810c:c200:2e91:fa59:71ff:fe9b:b851]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange ECDHE (P-384) server-signature RSA-PSS (2048 bits) server-digest SHA256) (No client certificate requested) by ssl.serverraum.org (Postfix) with ESMTPSA id 0DD9023E65; Wed, 20 Jan 2021 20:40:47 +0100 (CET) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=walle.cc; s=mail2016061301; t=1611171647; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=rXLo3S0TfmizPSm7JLrjZe+fZFvzccRp4oEIfRO/iAA=; b=X1EGncUBFtoakKW1OBe/F5AX59rp/3heLGD55lC9TO6PieqNp8rWCXhES//Jt/n3MP/6uO Ww79uFa7HzqvGPWkn1fk6CU3epVPxVfR3zmEVu1hOjf15wrC7x+28YnG7ph3MbZkV4tiYP YSmypNI4zQb1pLA4XZB95GQqK11thdI= From: Michael Walle To: devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Cc: Rob Herring , Michal Simek , Arnd Bergmann , Olof Johansson , soc@kernel.org, Michael Walle Subject: [PATCH 3/3] ARM: dts: add Ebang EBAZ4205 device tree Date: Wed, 20 Jan 2021 20:40:33 +0100 Message-Id: <20210120194033.26970-4-michael@walle.cc> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20210120194033.26970-1-michael@walle.cc> References: <20210120194033.26970-1-michael@walle.cc> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The Ebang EBAZ4205 is a simple board based on the Xilinx Zynq-7000 SoC. Its features are: - one serial port - 256 MB RAM - 128 MB NAND flash - SDcard slot - IP101GA 10/100 Mbit Ethernet PHY (connected to PL IOs) - two LEDs (connected to PL IOs) - one Push Button (connect to PL IOs) - (optional) RTC - (optional) Input voltage supervisor The NAND flash is not supported in mainline linux yet. Unfortunately, the PHY is connected via the PL, thus for working ethernet the FPGA has to be configured. Also, depending on the board variant, the PHY has no external crystal and its clock needs to be driven by the PL. FCLK3 is used for this and is kept enabled. Signed-off-by: Michael Walle --- arch/arm/boot/dts/Makefile | 1 + arch/arm/boot/dts/zynq-ebaz4205.dts | 109 ++++++++++++++++++++++++++++ 2 files changed, 110 insertions(+) create mode 100644 arch/arm/boot/dts/zynq-ebaz4205.dts diff --git a/arch/arm/boot/dts/Makefile b/arch/arm/boot/dts/Makefile index bf80fd901f61..03ac2e665241 100644 --- a/arch/arm/boot/dts/Makefile +++ b/arch/arm/boot/dts/Makefile @@ -1312,6 +1312,7 @@ dtb-$(CONFIG_ARCH_VT8500) += \ wm8850-w70v2.dtb dtb-$(CONFIG_ARCH_ZYNQ) += \ zynq-cc108.dtb \ + zynq-ebaz4205.dtb \ zynq-microzed.dtb \ zynq-parallella.dtb \ zynq-zc702.dtb \ diff --git a/arch/arm/boot/dts/zynq-ebaz4205.dts b/arch/arm/boot/dts/zynq-ebaz4205.dts new file mode 100644 index 000000000000..e802d4ae8804 --- /dev/null +++ b/arch/arm/boot/dts/zynq-ebaz4205.dts @@ -0,0 +1,109 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright (C) 2021 Michael Walle + */ +/dts-v1/; +/include/ "zynq-7000.dtsi" + +/ { + model = "Ebang EBAZ4205"; + compatible = "ebang,ebaz4205", "xlnx,zynq-7000"; + + aliases { + ethernet0 = &gem0; + serial0 = &uart1; + }; + + memory@0 { + device_type = "memory"; + reg = <0x0 0x10000000>; + }; + + chosen { + stdout-path = "serial0:115200n8"; + }; +}; + +&clkc { + ps-clk-frequency = <33333333>; + fclk-enable = <8>; +}; + +&gem0 { + status = "okay"; + phy-mode = "mii"; + phy-handle = <&phy>; + + /* PHY clock */ + assigned-clocks = <&clkc 18>; + assigned-clock-rates = <25000000>; + + phy: ethernet-phy@0 { + reg = <0>; + }; +}; + +&pinctrl0 { + pinctrl_sdhci0_default: sdhci0-default { + mux { + groups = "sdio0_2_grp"; + function = "sdio0"; + }; + + conf { + groups = "sdio0_2_grp"; + io-standard = <3>; + slew-rate = <0>; + bias-disable; + }; + + mux-cd { + groups = "gpio0_34_grp"; + function = "sdio0_cd"; + }; + + conf-cd { + groups = "gpio0_34_grp"; + io-standard = <3>; + slew-rate = <0>; + bias-high-impedance; + bias-pull-up; + }; + }; + + pinctrl_uart1_default: uart1-default { + mux { + groups = "uart1_4_grp"; + function = "uart1"; + }; + + conf { + groups = "uart1_4_grp"; + io-standard = <3>; + slew-rate = <0>; + }; + + conf-rx { + pins = "MIO25"; + bias-high-impedance; + }; + + conf-tx { + pins = "MIO24"; + bias-disable; + }; + }; +}; + +&sdhci0 { + status = "okay"; + disable-wp; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_sdhci0_default>; +}; + +&uart1 { + status = "okay"; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_uart1_default>; +}; -- 2.20.1