Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp115855pxb; Thu, 21 Jan 2021 02:50:29 -0800 (PST) X-Google-Smtp-Source: ABdhPJzd9+VnbTB3z+Ps0EDH3H1gmGvgzonPLSDZaxbiYTDTXlSgWCTQ+nYlwPKdL9bFPGNOYhn5 X-Received: by 2002:aa7:d1c7:: with SMTP id g7mr4212847edp.128.1611226229001; Thu, 21 Jan 2021 02:50:29 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1611226228; cv=none; d=google.com; s=arc-20160816; b=b9ICtWqKsBepE0boThrox5oghlkBGN72EEE346JdMlym18eziSgMuMOySFplvXDDim Oy9Vjw3aQZv6h3pvE2OqHUKn2b6uZAAIMkx3VWEMVUic5baMdex8r7FIlnKlevTnKdqu bTW7RAx85VoGXBBcqyGSqOHJZD/i/Vz+JN4G0AjfRzq6r9Lh5WqAPP+M/ZoQjNOt5zo9 +oh4TdqDw2SXdQyxakvzaQOrbKGgvb5isVAedhYDvYab32vXKBZCvAqMLCMUjAnuuC4M 0/tXrylgRsbPmfQY7mF5obNyx5hW/pRi0nbd3tmGrNpiDxUjcl36WcXrTXu9tEkSHfqK 8Gdg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:content-language :in-reply-to:mime-version:user-agent:date:message-id:from:references :cc:to:subject:dkim-signature; bh=q3IGCEX1pPpGl6/aMP8vOtDy0epXaZQr3LliWT8CHiQ=; b=WKheBq84oGPn98fGi0DlSS7iAzhMor0r1B2Ae7+ibbUvYEHgfSFCj5eugGHi0QeAMv rsfSO4l/5E3Ybj8MGA9ddaR6b9RG8bnQFyPpzRh9J8A7m64skzBvFtbuw7cel1vUAeGt 7waj7TGgoTCSIYSmoR4nt0LoHP+/AH6QppDmveq0dEGgryYhrXIb7qbKl33FOnU6ckR/ LOKHc2motcGIRwdVvIucztyUCxiYq9ZROY3Iqi+Ryhvf+1LV+6uf1PBmeXJTCkK3WpuP BJu55ow6UskG/MGVkfd3y8q0b6g8SlUgeKWH5lhbHnUhGB+BIS1tuBq6zaFUMX4FegRr nEkQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=L3pYFv9W; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id m13si2093105edi.155.2021.01.21.02.50.04; Thu, 21 Jan 2021 02:50:28 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=L3pYFv9W; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729784AbhAUKsI (ORCPT + 99 others); Thu, 21 Jan 2021 05:48:08 -0500 Received: from mail.kernel.org ([198.145.29.99]:34274 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729698AbhAUKiL (ORCPT ); Thu, 21 Jan 2021 05:38:11 -0500 Received: by mail.kernel.org (Postfix) with ESMTPSA id 7DE5F2137B; Thu, 21 Jan 2021 10:37:28 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1611225450; bh=1Etgxdl7G90TmACNnd/HP+WyqVm5tYgY7rcqWBkqz1o=; h=Subject:To:Cc:References:From:Date:In-Reply-To:From; b=L3pYFv9W108WGMDPWi2nQT4KorANRg8DC1BzTytUbdgR4M6NlMNlffrcpWdcPuIW3 EzEUQw2KV/ujhqu2GBookYeDWnnnFUZG8JbgYM5AqlBsUdsXMYsIKp9uuvpN9/UdvW qEex+BXxq4+C8/6g+nbXeiSvuPCjYEr6g0tvTspjSKpyL12T+EXdZS+tloCa2GwWeF vWImlQp+bye98LMj682xhVUxPMuGGKh0iNkSVrQ6rmBXeztFqwU5I69lZEZE7iNNRv fPBI//Ul0nam2uf+jXOHEAJDseh7PQ4IbVNnaNJttoRaDoJGOQTxxKzeoCU/lVNoQo EijkIVLoHZd/w== Subject: Re: [PATCH] arm64: dts: ti: k3*: Fixup PMU compatibility to be CPU specific To: Nishanth Menon , Sudeep Holla , Suman Anna , Dave Gerlach Cc: Rob Herring , linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org References: <20210120195145.32259-1-nm@ti.com> From: Tero Kristo Message-ID: <4a57ef04-75ca-5d24-54ef-15aff1ede46e@kernel.org> Date: Thu, 21 Jan 2021 12:37:25 +0200 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:68.0) Gecko/20100101 Thunderbird/68.10.0 MIME-Version: 1.0 In-Reply-To: <20210120195145.32259-1-nm@ti.com> Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 20/01/2021 21:51, Nishanth Menon wrote: > We can use CPU specific pmu configuration to expose the appropriate > CPU specific events rather than just the basic generic pmuv3 perf > events. > > Reported-by: Sudeep Holla > Signed-off-by: Nishanth Menon Reviewed-by: Tero Kristo > --- > > AM65: https://pastebin.ubuntu.com/p/TF2cCMySkt/ > J721E: https://pastebin.ubuntu.com/p/jgGPNmNgG3/ > J7200: https://pastebin.ubuntu.com/p/Kfc3VHHXNB/ > > Original report: https://lore.kernel.org/linux-arm-kernel/20210119172412.smsjdo2sjzqi5vcn@bogus/ > > I have'nt split this patch up for fixes tag primarily because the > basic functionality works and this is an improvement than a critical > fixup to backport for older kernels. > > arch/arm64/boot/dts/ti/k3-am65.dtsi | 2 +- > arch/arm64/boot/dts/ti/k3-j7200.dtsi | 2 +- > arch/arm64/boot/dts/ti/k3-j721e.dtsi | 2 +- > 3 files changed, 3 insertions(+), 3 deletions(-) > > diff --git a/arch/arm64/boot/dts/ti/k3-am65.dtsi b/arch/arm64/boot/dts/ti/k3-am65.dtsi > index d84c0bc05023..a9fc1af03f27 100644 > --- a/arch/arm64/boot/dts/ti/k3-am65.dtsi > +++ b/arch/arm64/boot/dts/ti/k3-am65.dtsi > @@ -56,7 +56,7 @@ a53_timer0: timer-cl0-cpu0 { > }; > > pmu: pmu { > - compatible = "arm,armv8-pmuv3"; > + compatible = "arm,cortex-a53-pmu"; > /* Recommendation from GIC500 TRM Table A.3 */ > interrupts = ; > }; > diff --git a/arch/arm64/boot/dts/ti/k3-j7200.dtsi b/arch/arm64/boot/dts/ti/k3-j7200.dtsi > index 66169bcf7c9a..b7005b803149 100644 > --- a/arch/arm64/boot/dts/ti/k3-j7200.dtsi > +++ b/arch/arm64/boot/dts/ti/k3-j7200.dtsi > @@ -114,7 +114,7 @@ a72_timer0: timer-cl0-cpu0 { > }; > > pmu: pmu { > - compatible = "arm,armv8-pmuv3"; > + compatible = "arm,cortex-a72-pmu"; > interrupts = ; > }; > > diff --git a/arch/arm64/boot/dts/ti/k3-j721e.dtsi b/arch/arm64/boot/dts/ti/k3-j721e.dtsi > index cc483f7344af..f0587fde147e 100644 > --- a/arch/arm64/boot/dts/ti/k3-j721e.dtsi > +++ b/arch/arm64/boot/dts/ti/k3-j721e.dtsi > @@ -115,7 +115,7 @@ a72_timer0: timer-cl0-cpu0 { > }; > > pmu: pmu { > - compatible = "arm,armv8-pmuv3"; > + compatible = "arm,cortex-a72-pmu"; > /* Recommendation from GIC500 TRM Table A.3 */ > interrupts = ; > }; >