Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp518580pxb; Wed, 27 Jan 2021 13:41:11 -0800 (PST) X-Google-Smtp-Source: ABdhPJziAEZYuZzAOsT02ncTvZjrAWrbS1PK2wtmw0CAS/znHgRJNS7YiwhfFCMipwBBf9hlf63E X-Received: by 2002:a17:906:29d4:: with SMTP id y20mr8174439eje.294.1611783670842; Wed, 27 Jan 2021 13:41:10 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1611783670; cv=none; d=google.com; s=arc-20160816; b=CtDa9BB5Mra7ULE3Yyhrf1qVlLU/UINb8TXvNmI/wpFbVnYB1RL0qDZ0HO593ofxLO KeapJUPplI6nzrL9zM9C9ZLXKlX4GKn4+3b8+TEVkn3mpoBB1+QhYNI89VjLA4GZTJCg PoBdpyyUmk19tWq5ztL34bkmsmZwohODU6BJljIgrFQJY9aPWms4yGIN6QJ45M2MnDdG af2F0q4I90jKFag/N3nV9+wG7LGjLei7/nWu6F44OUNG+BwOt8P9rXaGOuOju8v3cuYi /rUGpLOD/dEvzHGLhLUmJCaRtZ9zbuXCTAUnb+P1/jldqiFuSlmXw8k2IB6URelghvmg r+cw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=3ddrLHxeQNC/9LQ4+yRXN3mQzanFRFu27aITSM5mjPs=; b=KKMPPT51CtT3ZUWDujPdGmXDE+Suu+H8vqv+wIo/ghrg7LNr3jrVXJBFgXsOHuTxx4 gIRVzcmu0Ol/eZrPMh3X0chq5dvXNs2kBfpANCpYWcKZbf7Cf8RczxR+51fmg2qjGlIj CD9NmznoWlvvkF3YVbrcfyyzC7QtxtsAV6UyBVss6emL1Hg408QwnnMKgK+drIP5iHqB t/Sr6wYeWVt+P6dr7ZWjCzK2yKOFP/Gt8d30BwsjVu4SZ4w3DVg/ezdjZt5yMSO0OktW ASQZk9FpUNGTMH5MXNqBYSw+hRnDlhQZcm9z8+tCYfdXdXMzQsL5gyV9J6AmZD/s4pKh UUYQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id u21si1669047edy.478.2021.01.27.13.40.46; Wed, 27 Jan 2021 13:41:10 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234084AbhA0I7W (ORCPT + 99 others); Wed, 27 Jan 2021 03:59:22 -0500 Received: from foss.arm.com ([217.140.110.172]:60906 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232194AbhA0I4R (ORCPT ); Wed, 27 Jan 2021 03:56:17 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 8EB3A1042; Wed, 27 Jan 2021 00:55:26 -0800 (PST) Received: from p8cg001049571a15.arm.com (unknown [10.163.91.246]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id E77F93F66B; Wed, 27 Jan 2021 00:55:23 -0800 (PST) From: Anshuman Khandual To: linux-arm-kernel@lists.infradead.org, coresight@lists.linaro.org Cc: mathieu.poirier@linaro.org, suzuki.poulose@arm.com, mike.leach@linaro.org, lcherian@marvell.com, linux-kernel@vger.kernel.org, Anshuman Khandual Subject: [PATCH V3 01/14] coresight: etm-perf: Allow an event to use different sinks Date: Wed, 27 Jan 2021 14:25:25 +0530 Message-Id: <1611737738-1493-2-git-send-email-anshuman.khandual@arm.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1611737738-1493-1-git-send-email-anshuman.khandual@arm.com> References: <1611737738-1493-1-git-send-email-anshuman.khandual@arm.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Suzuki K Poulose When there are multiple sinks on the system, in the absence of a specified sink, it is quite possible that a default sink for an ETM could be different from that of another ETM. However we do not support having multiple sinks for an event yet. This patch allows the event to use the default sinks on the ETMs where they are scheduled as long as the sinks are of the same type. e.g, if we have 1x1 topology with per-CPU ETRs, the event can use the per-CPU ETR for the session. However, if the sinks are of different type, e.g TMC-ETR on one and a custom sink on another, the event will only trace on the first detected sink. Cc: Mathieu Poirier Cc: Mike Leach Tested-by: Linu Cherian Signed-off-by: Suzuki K Poulose Signed-off-by: Anshuman Khandual --- drivers/hwtracing/coresight/coresight-etm-perf.c | 48 +++++++++++++++++++----- 1 file changed, 38 insertions(+), 10 deletions(-) diff --git a/drivers/hwtracing/coresight/coresight-etm-perf.c b/drivers/hwtracing/coresight/coresight-etm-perf.c index bdc34ca..eb9e7e9 100644 --- a/drivers/hwtracing/coresight/coresight-etm-perf.c +++ b/drivers/hwtracing/coresight/coresight-etm-perf.c @@ -204,6 +204,13 @@ static void etm_free_aux(void *data) schedule_work(&event_data->work); } +static bool sinks_match(struct coresight_device *a, struct coresight_device *b) +{ + if (!a || !b) + return false; + return (sink_ops(a) == sink_ops(b)); +} + static void *etm_setup_aux(struct perf_event *event, void **pages, int nr_pages, bool overwrite) { @@ -212,6 +219,7 @@ static void *etm_setup_aux(struct perf_event *event, void **pages, cpumask_t *mask; struct coresight_device *sink = NULL; struct etm_event_data *event_data = NULL; + bool sink_forced = false; event_data = alloc_event_data(cpu); if (!event_data) @@ -222,6 +230,7 @@ static void *etm_setup_aux(struct perf_event *event, void **pages, if (event->attr.config2) { id = (u32)event->attr.config2; sink = coresight_get_sink_by_id(id); + sink_forced = true; } mask = &event_data->mask; @@ -235,7 +244,7 @@ static void *etm_setup_aux(struct perf_event *event, void **pages, */ for_each_cpu(cpu, mask) { struct list_head *path; - struct coresight_device *csdev; + struct coresight_device *csdev, *new_sink; csdev = per_cpu(csdev_src, cpu); /* @@ -249,21 +258,35 @@ static void *etm_setup_aux(struct perf_event *event, void **pages, } /* - * No sink provided - look for a default sink for one of the - * devices. At present we only support topology where all CPUs - * use the same sink [N:1], so only need to find one sink. The - * coresight_build_path later will remove any CPU that does not - * attach to the sink, or if we have not found a sink. + * No sink provided - look for a default sink for all the devices. + * We only support multiple sinks, only if all the default sinks + * are of the same type, so that the sink buffer can be shared + * as the event moves around. We don't trace on a CPU if it can't + * */ - if (!sink) - sink = coresight_find_default_sink(csdev); + if (!sink_forced) { + new_sink = coresight_find_default_sink(csdev); + if (!new_sink) { + cpumask_clear_cpu(cpu, mask); + continue; + } + /* Skip checks for the first sink */ + if (!sink) { + sink = new_sink; + } else if (!sinks_match(new_sink, sink)) { + cpumask_clear_cpu(cpu, mask); + continue; + } + } else { + new_sink = sink; + } /* * Building a path doesn't enable it, it simply builds a * list of devices from source to sink that can be * referenced later when the path is actually needed. */ - path = coresight_build_path(csdev, sink); + path = coresight_build_path(csdev, new_sink); if (IS_ERR(path)) { cpumask_clear_cpu(cpu, mask); continue; @@ -284,7 +307,12 @@ static void *etm_setup_aux(struct perf_event *event, void **pages, if (!sink_ops(sink)->alloc_buffer || !sink_ops(sink)->free_buffer) goto err; - /* Allocate the sink buffer for this session */ + /* + * Allocate the sink buffer for this session. All the sinks + * where this event can be scheduled are ensured to be of the + * same type. Thus the same sink configuration is used by the + * sinks. + */ event_data->snk_config = sink_ops(sink)->alloc_buffer(sink, event, pages, nr_pages, overwrite); -- 2.7.4