Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp796428pxb; Wed, 27 Jan 2021 23:39:29 -0800 (PST) X-Google-Smtp-Source: ABdhPJxn2eWqXl54zB3PSVq2I3yk1b1guq0OKYbE2Bzdkb6UTeoZ9AVX+KOuy5KhQp9o9BhUziyf X-Received: by 2002:a17:906:30cd:: with SMTP id b13mr9814724ejb.336.1611819569144; Wed, 27 Jan 2021 23:39:29 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1611819569; cv=none; d=google.com; s=arc-20160816; b=JU70+6EWoWE05Op0cWrdLagdBXvyXl81r62B8YG249YiO5FBU1GDPJgENAcYEOrV0Y VjdboYnx6nOs3H9Gf0bUN0tz2c1ZEaOoEErcpKazI4XISfkF3JK/4e4qt2z8lU0p56sr XT+59t6BlSJSFCxibRAVVCWpwybqQD7ZcxjtIPNPayqoYjZkpxM4Es5M6y3W1Q4bfzhf sSmos3/J0Zy9HAjF8zhWgYCrKzDyTa9DIbj6f0cnYTN0RbOMQboxzomTHM9zz/lNNtsi lybeO+5qThnI9I3NyED7aXcyO0+LWDNtT6fMnOLN6w/UMN7S0ZxIXCpbw4uIx0rP3D+D Q+yQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=fne+vhWkm1Z1Aqcwns1m/8EIUHXNQn4A+aQoJ3scn6c=; b=TVAvT1yYy7H89n3i7Ktnmk5VfYkAMOaOOczmUbeQRdNMq0w4WlCNyRBbLb3a0sNrDE pqD+sNSE99jIqGowovjBQ2dLBEbmb5NWsPNUzu6X5gWFsgDJSd5i84iyB4njOJHXykvr onGnJP8/tcHUHqUseQZJK0LfOp/tJG04RtZUuLi0pVRBZkCGTQoUJHnUvg/u93xUb7WX qjqjApSrcdJLm/kuWqrqaO0kdrT7MY0OGDmpVzuhcGJe46UDQcCG2TybWfLQx4RV2+t9 r3jsu1DCUa98GdQTY+f6+n/r+idXJ2KYmm9T0OvxItCdA1QPZ0GDuJylgD5rnqWSc3q7 qd0w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=JR2mytdD; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id c3si2425676edq.324.2021.01.27.23.39.04; Wed, 27 Jan 2021 23:39:29 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=JR2mytdD; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232131AbhA1HgL (ORCPT + 99 others); Thu, 28 Jan 2021 02:36:11 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:38098 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231883AbhA1Hdb (ORCPT ); Thu, 28 Jan 2021 02:33:31 -0500 Received: from mail-pg1-x531.google.com (mail-pg1-x531.google.com [IPv6:2607:f8b0:4864:20::531]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id C44C3C061352 for ; Wed, 27 Jan 2021 23:28:29 -0800 (PST) Received: by mail-pg1-x531.google.com with SMTP id i7so3707189pgc.8 for ; Wed, 27 Jan 2021 23:28:29 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=chromium.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=fne+vhWkm1Z1Aqcwns1m/8EIUHXNQn4A+aQoJ3scn6c=; b=JR2mytdDYyZTlKBy0TO/0LfCu+l8Qy8jLpRyEnDzR9OLN8n/wqraoIViKpWO/gQKb9 +1+yUfi6CFUwZfR3AKsSJ08yhitKEX+7fbG82Wr7bUOCOkQk13OxXhXphD/Tr1qHfP0U L45FyMiaera7CCXFagCxyz4HUWh8SnJg5HMDM= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=fne+vhWkm1Z1Aqcwns1m/8EIUHXNQn4A+aQoJ3scn6c=; b=r0qaWeblnpRdgm5gieufalL+NfZaHrGKpWbdOWGPYOt3SpRwiRHi/5u5aMUSBZuWmt 5fnmsXtrhl+uvy0F3a1lYsaFqfTOrhTBrp/8YC2JdKjFAtFJZx3h4UlPuA+wTWJYWb/l H7rzlRp1fDB35D6h9aDQ6lcDvEVbpM09VJBAFVMhMZVKSXasbj7Ylqcn1y+VN/rlju8h CDyCJBHdqSYvjWU0zR94NIBoQAfG3UjjUk0WVtFuhLcuxYCz4conBuUWei6UGy/anGHQ 6fZYPUsaQTaht3nSUpJEU5ef2ytb/7BiF8gAi8GR4LwJzmNhM8dTMTMEUywu5wUHYyga Jssw== X-Gm-Message-State: AOAM531fkWiefx1lXU1C2oLy/efXPW3+sNiHBhDI9CTmY5cOp6AnkkjB BNr+b7VoiTvNQCR6ma8FS3RdGQ== X-Received: by 2002:a05:6a00:2281:b029:1bb:15d2:3b9f with SMTP id f1-20020a056a002281b02901bb15d23b9fmr14394166pfe.25.1611818909201; Wed, 27 Jan 2021 23:28:29 -0800 (PST) Received: from hsinyi-z840.tpe.corp.google.com ([2401:fa00:1:10:e0a5:d2fc:aaad:1e4a]) by smtp.gmail.com with ESMTPSA id h2sm4800304pfk.4.2021.01.27.23.28.26 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 27 Jan 2021 23:28:28 -0800 (PST) From: Hsin-Yi Wang To: CK Hu , Philipp Zabel , Matthias Brugger Cc: David Airlie , Daniel Vetter , Mark Rutland , dri-devel@lists.freedesktop.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-mediatek@lists.infradead.org, Yongqiang Niu Subject: [PATCH v11 7/9] drm/mediatek: enable dither function Date: Thu, 28 Jan 2021 15:28:00 +0800 Message-Id: <20210128072802.830971-8-hsinyi@chromium.org> X-Mailer: git-send-email 2.30.0.280.ga3ce27912f-goog In-Reply-To: <20210128072802.830971-1-hsinyi@chromium.org> References: <20210128072802.830971-1-hsinyi@chromium.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Yongqiang Niu for 5 or 6 bpc panel, we need enable dither function to improve the display quality Signed-off-by: Yongqiang Niu Signed-off-by: Hsin-Yi Wang --- drivers/gpu/drm/mediatek/mtk_drm_ddp_comp.c | 44 ++++++++++++++++++++- 1 file changed, 43 insertions(+), 1 deletion(-) diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp_comp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp_comp.c index 8173f709272be..e85625704d611 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp_comp.c +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp_comp.c @@ -53,7 +53,9 @@ #define DITHER_EN BIT(0) #define DISP_DITHER_CFG 0x0020 #define DITHER_RELAY_MODE BIT(0) +#define DITHER_ENGINE_EN BIT(1) #define DISP_DITHER_SIZE 0x0030 +#define DITHER_REG(idx) (0x100 + (idx) * 4) #define LUT_10BIT_MASK 0x03ff @@ -313,8 +315,48 @@ static void mtk_dither_config(struct device *dev, unsigned int w, { struct mtk_ddp_comp_dev *priv = dev_get_drvdata(dev); + bool enable = false; + + /* default value for dither reg 5 to 14 */ + const u32 dither_setting[] = { + 0x00000000, /* 5 */ + 0x00003002, /* 6 */ + 0x00000000, /* 7 */ + 0x00000000, /* 8 */ + 0x00000000, /* 9 */ + 0x00000000, /* 10 */ + 0x00000000, /* 11 */ + 0x00000011, /* 12 */ + 0x00000000, /* 13 */ + 0x00000000, /* 14 */ + }; + + if (bpc == 5 || bpc == 6) { + enable = true; + mtk_ddp_write(cmdq_pkt, + DITHER_LSB_ERR_SHIFT_R(MTK_MAX_BPC - bpc) | + DITHER_ADD_LSHIFT_R(MTK_MAX_BPC - bpc) | + DITHER_NEW_BIT_MODE, + &priv->cmdq_reg, priv->regs, DITHER_REG(15)); + mtk_ddp_write(cmdq_pkt, + DITHER_LSB_ERR_SHIFT_B(MTK_MAX_BPC - bpc) | + DITHER_ADD_LSHIFT_B(MTK_MAX_BPC - bpc) | + DITHER_LSB_ERR_SHIFT_G(MTK_MAX_BPC - bpc) | + DITHER_ADD_LSHIFT_G(MTK_MAX_BPC - bpc), + &priv->cmdq_reg, priv->regs, DITHER_REG(16)); + } + + + if (enable) { + u32 idx; + + for (idx = 0; idx < ARRAY_SIZE(dither_setting); idx++) + mtk_ddp_write(cmdq_pkt, dither_setting[idx], &priv->cmdq_reg, priv->regs, + DITHER_REG(idx + 5)); + } + mtk_ddp_write(cmdq_pkt, h << 16 | w, &priv->cmdq_reg, priv->regs, DISP_DITHER_SIZE); - mtk_ddp_write(cmdq_pkt, DITHER_RELAY_MODE, &priv->cmdq_reg, priv->regs, DISP_DITHER_CFG); + mtk_ddp_write(cmdq_pkt, enable ? DITHER_ENGINE_EN : DITHER_RELAY_MODE, &priv->cmdq_reg, priv->regs, DISP_DITHER_CFG); } static void mtk_dither_start(struct device *dev) -- 2.30.0.280.ga3ce27912f-goog