Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp66190pxb; Mon, 1 Feb 2021 22:32:45 -0800 (PST) X-Google-Smtp-Source: ABdhPJwTvn5Q6gtIt6Q+7zmKWlrWpbw4RHUo68eoPisaXcx0tuZ2EFd4pSlDwYuetsvGYxBnqACV X-Received: by 2002:a05:6402:11c7:: with SMTP id j7mr22079664edw.290.1612247565177; Mon, 01 Feb 2021 22:32:45 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1612247565; cv=none; d=google.com; s=arc-20160816; b=lHdjTQc07BbCmu2nm4eshr6StnAmnKBGV0+0hNccZmGwhdtDOvpULSaqglUbHR7V8O FKNl7sNp3ZPQp4jqNQ9iXi14bbsWwZNua2Tm8EyVVEuth1LVzkUzlsXKNlsH8jUfG4Qm 2z1l9HN2FU9pL1VSrWZ2O66xjI6efCgF3yhwT8MBDE/2pMlrtJLPSBrm3Jt94m0O7CFL 4iK9FxKGhaVjSp1vkvfluXgvp8HTMUnnEckN+i3YS5Qnq7zCVxWfzbNO9V1kTPn5BC3B PIHfOa3wiwfoCV7LX4yYzMoO7D7MZKONcejKzBC/AMcNpQZsU9Umrj5M0IX2NXjOIf4s p/Rw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:message-id:references:in-reply-to :subject:cc:to:from:date:content-transfer-encoding:mime-version :sender:dkim-signature; bh=z7Jt7mLpbCjEtcnUQ9bOehTzH3Sk9XSsW7oxWAsa7AE=; b=B6Uf3aNHGwGCn1CMN6XtegCYZluTJHR69AbAA+gLIDpuz1cU5BKjN0DVqy7uq3CMXs phyt1oloJRfNBEBOFvRT6rwDFyPXA0Sm8cGckJrRaiKrWisfBlYXTpiLArlE1SW/kTtC s0o6yz2xYa3uaUvErpY5f0NQeumYOgouSdtIN9thPgoGp8rDejwUc6nYoynNVxhyIzPM w4RXh+yK3Aw9M8mjola0FF5jNgfx5jRtYL88NHjVfPbXIvJadKUkAvjnkKLwjMMo1fHQ rYptQKpvBhz+onxrJDb+ekZgpzfs9gG1l/p4icRnU9kTmKRE89yGFI37JWoVu78irbIi x0hg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=U4eOCu7R; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id 40si2775529edr.233.2021.02.01.22.32.20; Mon, 01 Feb 2021 22:32:45 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=U4eOCu7R; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231908AbhBBG3i (ORCPT + 99 others); Tue, 2 Feb 2021 01:29:38 -0500 Received: from mail29.static.mailgun.info ([104.130.122.29]:41014 "EHLO mail29.static.mailgun.info" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231892AbhBBG1Z (ORCPT ); Tue, 2 Feb 2021 01:27:25 -0500 DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1612247224; h=Message-ID: References: In-Reply-To: Subject: Cc: To: From: Date: Content-Transfer-Encoding: Content-Type: MIME-Version: Sender; bh=z7Jt7mLpbCjEtcnUQ9bOehTzH3Sk9XSsW7oxWAsa7AE=; b=U4eOCu7RJdmd5wLQwwaaYne3/Kl21aDGnJDTyDesPEUpbS0JSW681Q2JvKe5BbR5ijM2L/Zk 7Exw0/1fDnZT0q0XKzwJz4cq8XIJn0RmGdfd+ureUar313XvciTeV2kL/tSx0ykSaQ3Q6Ivq WdCCX4ucNw11lyMkSbBOk1T/xow= X-Mailgun-Sending-Ip: 104.130.122.29 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n07.prod.us-east-1.postgun.com with SMTP id 6018f095bfd95207233c72fb (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Tue, 02 Feb 2021 06:26:29 GMT Sender: saiprakash.ranjan=codeaurora.org@mg.codeaurora.org Received: by smtp.codeaurora.org (Postfix, from userid 1001) id 2F52EC43469; Tue, 2 Feb 2021 06:26:29 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-caf-mail-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.9 required=2.0 tests=ALL_TRUSTED,BAYES_00, URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.codeaurora.org (localhost.localdomain [127.0.0.1]) (using TLSv1 with cipher ECDHE-RSA-AES256-SHA (256/256 bits)) (No client certificate requested) (Authenticated sender: saiprakash.ranjan) by smtp.codeaurora.org (Postfix) with ESMTPSA id 9D118C433C6; Tue, 2 Feb 2021 06:26:27 +0000 (UTC) MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII; format=flowed Content-Transfer-Encoding: 7bit Date: Tue, 02 Feb 2021 11:56:27 +0530 From: Sai Prakash Ranjan To: Rob Clark Cc: Will Deacon , Robin Murphy , Joerg Roedel , Akhil P Oommen , "Isaac J. Manjarres" , "list@263.net:IOMMU DRIVERS , Joerg Roedel ," , linux-arm-kernel@lists.infradead.org, Linux Kernel Mailing List , linux-arm-msm , freedreno , Kristian H Kristensen , Sean Paul , David Airlie , Daniel Vetter , dri-devel Subject: Re: [PATCH 2/3] iommu/io-pgtable-arm: Add IOMMU_LLC page protection flag In-Reply-To: <20210201182016.GA21629@jcrouse1-lnx.qualcomm.com> References: <3f589e7de3f9fa93e84c83420c5270c546a0c368.1610372717.git.saiprakash.ranjan@codeaurora.org> <20210129090516.GB3998@willie-the-truck> <5d23fce629323bcda71594010824aad0@codeaurora.org> <20210201111556.GA7172@willie-the-truck> <20210201182016.GA21629@jcrouse1-lnx.qualcomm.com> Message-ID: <7e9aade14d0b7f69285852ade4a5a9f4@codeaurora.org> X-Sender: saiprakash.ranjan@codeaurora.org User-Agent: Roundcube Webmail/1.3.9 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2021-02-01 23:50, Jordan Crouse wrote: > On Mon, Feb 01, 2021 at 08:20:44AM -0800, Rob Clark wrote: >> On Mon, Feb 1, 2021 at 3:16 AM Will Deacon wrote: >> > >> > On Fri, Jan 29, 2021 at 03:12:59PM +0530, Sai Prakash Ranjan wrote: >> > > On 2021-01-29 14:35, Will Deacon wrote: >> > > > On Mon, Jan 11, 2021 at 07:45:04PM +0530, Sai Prakash Ranjan wrote: >> > > > > Add a new page protection flag IOMMU_LLC which can be used >> > > > > by non-coherent masters to set cacheable memory attributes >> > > > > for an outer level of cache called as last-level cache or >> > > > > system cache. Initial user of this page protection flag is >> > > > > the adreno gpu and then can later be used by other clients >> > > > > such as video where this can be used for per-buffer based >> > > > > mapping. >> > > > > >> > > > > Signed-off-by: Sai Prakash Ranjan >> > > > > --- >> > > > > drivers/iommu/io-pgtable-arm.c | 3 +++ >> > > > > include/linux/iommu.h | 6 ++++++ >> > > > > 2 files changed, 9 insertions(+) >> > > > > >> > > > > diff --git a/drivers/iommu/io-pgtable-arm.c >> > > > > b/drivers/iommu/io-pgtable-arm.c >> > > > > index 7439ee7fdcdb..ebe653ef601b 100644 >> > > > > --- a/drivers/iommu/io-pgtable-arm.c >> > > > > +++ b/drivers/iommu/io-pgtable-arm.c >> > > > > @@ -415,6 +415,9 @@ static arm_lpae_iopte >> > > > > arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data, >> > > > > else if (prot & IOMMU_CACHE) >> > > > > pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE >> > > > > << ARM_LPAE_PTE_ATTRINDX_SHIFT); >> > > > > + else if (prot & IOMMU_LLC) >> > > > > + pte |= (ARM_LPAE_MAIR_ATTR_IDX_INC_OCACHE >> > > > > + << ARM_LPAE_PTE_ATTRINDX_SHIFT); >> > > > > } >> > > > > >> > > > > if (prot & IOMMU_CACHE) >> > > > > diff --git a/include/linux/iommu.h b/include/linux/iommu.h >> > > > > index ffaa389ea128..1f82057df531 100644 >> > > > > --- a/include/linux/iommu.h >> > > > > +++ b/include/linux/iommu.h >> > > > > @@ -31,6 +31,12 @@ >> > > > > * if the IOMMU page table format is equivalent. >> > > > > */ >> > > > > #define IOMMU_PRIV (1 << 5) >> > > > > +/* >> > > > > + * Non-coherent masters can use this page protection flag to set >> > > > > cacheable >> > > > > + * memory attributes for only a transparent outer level of cache, >> > > > > also known as >> > > > > + * the last-level or system cache. >> > > > > + */ >> > > > > +#define IOMMU_LLC (1 << 6) >> > > > >> > > > On reflection, I'm a bit worried about exposing this because I think it >> > > > will >> > > > introduce a mismatched virtual alias with the CPU (we don't even have a >> > > > MAIR >> > > > set up for this memory type). Now, we also have that issue for the PTW, >> > > > but >> > > > since we always use cache maintenance (i.e. the streaming API) for >> > > > publishing the page-tables to a non-coheren walker, it works out. >> > > > However, >> > > > if somebody expects IOMMU_LLC to be coherent with a DMA API coherent >> > > > allocation, then they're potentially in for a nasty surprise due to the >> > > > mismatched outer-cacheability attributes. >> > > > >> > > >> > > Can't we add the syscached memory type similar to what is done on android? >> > >> > Maybe. How does the GPU driver map these things on the CPU side? >> >> Currently we use writecombine mappings for everything, although there >> are some cases that we'd like to use cached (but have not merged >> patches that would give userspace a way to flush/invalidate) >> >> BR, >> -R > > LLC/system cache doesn't have a relationship with the CPU cache. Its > just a > little accelerator that sits on the connection from the GPU to DDR and > caches > accesses. The hint that Sai is suggesting is used to mark the buffers > as > 'no-write-allocate' to prevent GPU write operations from being cached > in the LLC > which a) isn't interesting and b) takes up cache space for read > operations. > > Its easiest to think of the LLC as a bonus accelerator that has no cost > for > us to use outside of the unfortunate per buffer hint. > > We do have to worry about the CPU cache w.r.t I/O coherency (which is a > different hint) and in that case we have all of concerns that Will > identified. > For mismatched outer cacheability attributes which Will mentioned, I was referring to [1] in android kernel. [1] https://android-review.googlesource.com/c/kernel/common/+/1549097/3 Thanks, Sai -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation