Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp2823955pxb; Sat, 6 Feb 2021 08:54:45 -0800 (PST) X-Google-Smtp-Source: ABdhPJzhax63aTqf7kcfHUlLvf9rdewIAIDqqDefsHLl932qEjdiflruQneZpK71VP00VbOPulH+ X-Received: by 2002:a05:6402:310a:: with SMTP id dc10mr9371915edb.258.1612630485745; Sat, 06 Feb 2021 08:54:45 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1612630485; cv=none; d=google.com; s=arc-20160816; b=RpPPpKNcjqoxw6WQqhWfXZX2opGfoQ3tqlXmZIRvbwdUWdtipq+a6goIVcKsz0czE9 6vBTewxw0FShq4au74LPDBcTEKnaz06EmjUHICj2ssPJ5EyyOLW3WseubyZOQyOye3gQ DObMFKUj5c1JmqB0boVQtZfevP7XwE8JOxdJShx8FhaWpaJqsGwo00nwdwHWsc1eOcZj e3bJdemhYCORCH2g73Mu+TQ8+pR6rH1eqXasyS4neDRzoTut7/inbqqzpfNSNfkW4oe2 alld14QQUojagsr7+g7ppNJAZC7zxZT1o7qjKGuHc2gGqmVVzyJbpOVIm50tc7gDZYiI Ac7A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=EFISppJR0xWqQHvPJYuLckZ8Kkn25DMA3D5BqIG+aRI=; b=Fx9TjJkg+/kKbzz8ATW+adlZ8UGUd2tOGEK1DLcYsevaF4EXUg/1MgN/tDHD6p2RNI GXXjxp3FXQeg0EBLxBlXwQd1/roU6Bb6DyWpW0GKyO7/MWK92fax5FSkwz8SVihhSa4D eoc6NWCEaoRQAmfdmoeVBBYOM3gYz9QpuFSnNy3mTAf601B641RwjYKgRfW4hOtlivXJ d8QZWKog1dESqKbGoKfbvImoAUGdVflth3qUgwvwfXuQLrvGS/eXs+f+cnXZaR0ScChU lohA3fSNovOFwWVErKE9ajOYDp72lirg8sX+tOvQp9SXvT7+adJK9Z3oydMmnF3nfnmd 7WjQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@marvell.com header.s=pfpt0220 header.b=jibXHro7; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=REJECT dis=NONE) header.from=marvell.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id g4si7982248ejc.682.2021.02.06.08.54.20; Sat, 06 Feb 2021 08:54:45 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@marvell.com header.s=pfpt0220 header.b=jibXHro7; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=REJECT dis=NONE) header.from=marvell.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229807AbhBFQu7 (ORCPT + 99 others); Sat, 6 Feb 2021 11:50:59 -0500 Received: from mx0a-0016f401.pphosted.com ([67.231.148.174]:12230 "EHLO mx0b-0016f401.pphosted.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S229590AbhBFQsY (ORCPT ); Sat, 6 Feb 2021 11:48:24 -0500 Received: from pps.filterd (m0045849.ppops.net [127.0.0.1]) by mx0a-0016f401.pphosted.com (8.16.0.43/8.16.0.43) with SMTP id 116Gj1mZ021849; Sat, 6 Feb 2021 08:47:36 -0800 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=marvell.com; h=from : to : cc : subject : date : message-id : in-reply-to : references : mime-version : content-type; s=pfpt0220; bh=EFISppJR0xWqQHvPJYuLckZ8Kkn25DMA3D5BqIG+aRI=; b=jibXHro7trv0AFFYWrkCfXNgw9sOORUQD+bB8CQS+QcI5L1kSRJoAaVK0jkyFPVOe+2J 656rPva5Fx9RPjM3ONaQpWJ6EejE5/7CjOMHkzo4cyiWExOmO6Qw8W54b2rVkgTVPAMs ROaIDeRxHg1JaeFR/wXc3paEGxc9NjCwqCE83pLrX+4zRnWP8HeMVLaG4mQZwoXBqMfm POMwGiiO0/51W8Nrq4D/TRcz3wOdGLCYV1Up8cuf9j5aHWmjGTNzKSkgixlLOncezGeE rV8dByPLtkLCnWzGtK11Ahh/9JxF4InCmrUoJuYK7aGegJnR2UXVRvYsZf0Aeg71NzDs FQ== Received: from dc5-exch01.marvell.com ([199.233.59.181]) by mx0a-0016f401.pphosted.com with ESMTP id 36hsbr8gvj-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-SHA384 bits=256 verify=NOT); Sat, 06 Feb 2021 08:47:36 -0800 Received: from DC5-EXCH02.marvell.com (10.69.176.39) by DC5-EXCH01.marvell.com (10.69.176.38) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Sat, 6 Feb 2021 08:47:35 -0800 Received: from maili.marvell.com (10.69.176.80) by DC5-EXCH02.marvell.com (10.69.176.39) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Sat, 6 Feb 2021 08:47:35 -0800 Received: from stefan-pc.marvell.com (stefan-pc.marvell.com [10.5.25.21]) by maili.marvell.com (Postfix) with ESMTP id 771123F703F; Sat, 6 Feb 2021 08:47:32 -0800 (PST) From: To: CC: , , , , , , , , , , , Subject: [PATCH v8 net-next 09/15] net: mvpp2: enable global flow control Date: Sat, 6 Feb 2021 18:45:55 +0200 Message-ID: <1612629961-11583-10-git-send-email-stefanc@marvell.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1612629961-11583-1-git-send-email-stefanc@marvell.com> References: <1612629961-11583-1-git-send-email-stefanc@marvell.com> MIME-Version: 1.0 Content-Type: text/plain X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:6.0.369,18.0.737 definitions=2021-02-06_06:2021-02-05,2021-02-06 signatures=0 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Stefan Chulski This patch enables global flow control in FW and in the phylink validate mask. Signed-off-by: Stefan Chulski --- drivers/net/ethernet/marvell/mvpp2/mvpp2.h | 13 ++++++--- drivers/net/ethernet/marvell/mvpp2/mvpp2_main.c | 30 +++++++++++++++++++- 2 files changed, 38 insertions(+), 5 deletions(-) diff --git a/drivers/net/ethernet/marvell/mvpp2/mvpp2.h b/drivers/net/ethernet/marvell/mvpp2/mvpp2.h index ca84995..e010410 100644 --- a/drivers/net/ethernet/marvell/mvpp2/mvpp2.h +++ b/drivers/net/ethernet/marvell/mvpp2/mvpp2.h @@ -763,10 +763,12 @@ ((kb) * 1024 - MVPP2_TX_FIFO_THRESHOLD_MIN) /* MSS Flow control */ -#define MSS_SRAM_SIZE 0x800 -#define FC_QUANTA 0xFFFF -#define FC_CLK_DIVIDER 100 -#define MSS_THRESHOLD_STOP 768 +#define MSS_SRAM_SIZE 0x800 +#define MSS_FC_COM_REG 0 +#define FLOW_CONTROL_ENABLE_BIT BIT(0) +#define FC_QUANTA 0xFFFF +#define FC_CLK_DIVIDER 100 +#define MSS_THRESHOLD_STOP 768 /* RX buffer constants */ #define MVPP2_SKB_SHINFO_SIZE \ @@ -1021,6 +1023,9 @@ struct mvpp2 { /* CM3 SRAM pool */ struct gen_pool *sram_pool; + + /* Global TX Flow Control config */ + bool global_tx_fc; }; struct mvpp2_pcpu_stats { diff --git a/drivers/net/ethernet/marvell/mvpp2/mvpp2_main.c b/drivers/net/ethernet/marvell/mvpp2/mvpp2_main.c index a72a390..fec1c81 100644 --- a/drivers/net/ethernet/marvell/mvpp2/mvpp2_main.c +++ b/drivers/net/ethernet/marvell/mvpp2/mvpp2_main.c @@ -92,6 +92,16 @@ static inline u32 mvpp2_cpu_to_thread(struct mvpp2 *priv, int cpu) return cpu % priv->nthreads; } +static void mvpp2_cm3_write(struct mvpp2 *priv, u32 offset, u32 data) +{ + writel(data, priv->cm3_base + offset); +} + +static u32 mvpp2_cm3_read(struct mvpp2 *priv, u32 offset) +{ + return readl(priv->cm3_base + offset); +} + static struct page_pool * mvpp2_create_page_pool(struct device *dev, int num, int len, enum dma_data_direction dma_dir) @@ -5951,6 +5961,11 @@ static void mvpp2_phylink_validate(struct phylink_config *config, phylink_set(mask, Autoneg); phylink_set_port_modes(mask); + if (port->priv->global_tx_fc) { + phylink_set(mask, Pause); + phylink_set(mask, Asym_Pause); + } + switch (state->interface) { case PHY_INTERFACE_MODE_10GBASER: case PHY_INTERFACE_MODE_XAUI: @@ -6969,7 +6984,7 @@ static int mvpp2_probe(struct platform_device *pdev) struct resource *res; void __iomem *base; int i, shared; - int err; + int err, val; priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL); if (!priv) @@ -7023,6 +7038,10 @@ static int mvpp2_probe(struct platform_device *pdev) return err; else if (err) dev_warn(&pdev->dev, "Fail to alloc CM3 SRAM\n"); + + /* Enable global Flow Control only if handler to SRAM not NULL */ + if (priv->cm3_base) + priv->global_tx_fc = true; } if (priv->hw_version != MVPP21 && dev_of_node(&pdev->dev)) { @@ -7190,6 +7209,15 @@ static int mvpp2_probe(struct platform_device *pdev) goto err_port_probe; } + /* Enable global flow control. In this stage global + * flow control enabled, but still disabled per port. + */ + if (priv->global_tx_fc && priv->hw_version != MVPP21) { + val = mvpp2_cm3_read(priv, MSS_FC_COM_REG); + val |= FLOW_CONTROL_ENABLE_BIT; + mvpp2_cm3_write(priv, MSS_FC_COM_REG, val); + } + mvpp2_dbgfs_init(priv, pdev->name); platform_set_drvdata(pdev, priv); -- 1.9.1