Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp4226950pxb; Mon, 8 Feb 2021 10:51:33 -0800 (PST) X-Google-Smtp-Source: ABdhPJwjEHzQ8LQv7h8yJ9R2h05P7bN1IJslts0RA1A148MpPwY4F8/ct5xqsIeVlVCebIOTM79u X-Received: by 2002:a17:906:ca0d:: with SMTP id jt13mr17812608ejb.170.1612810292820; Mon, 08 Feb 2021 10:51:32 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1612810292; cv=none; d=google.com; s=arc-20160816; b=P8YsTtOeGfycysSX7YXv7zQ5CXeeRBwbMZj97XxCAZHZ7M0E5fLyYrz0BgMM0I0zv7 BkzKp33tKINLKyTEu7rHdHdDXu1qUjwYyg/flrpXQMoolHmZWheLgrFmsNQf0y+dxLOJ r7ang944mf+fQMDG7KHB/Fnv/35gcYU48tAXRPC1R3j+nqZo/t0PM4zXVySaoQu4zv5b D5djF9y5dkUyYr1+IJxPvIdjDvzKtd2fdr6HdLKu6EywdIVxcSL4oRJG4rqlJLXrrNSc 6aQKv0sSv7aZOhNdY0xKPsnTS8d6NJGhyR4T0uFxRYsw89tsuRYJuflmAq89WWsPv32y bjXA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=lJNNTKwVaY2Bs8RnkOuqo6eHWcn0Ec+G85xmkJMwvsA=; b=euRw4uUTdE6OMygzYKzjEDHI0ZnUnRZI3A9DGfKggzs/4kcuTaCXjeyBsldtpFwwX1 EPhbkXsg7tIGXsqG3318nFvcKVr8x7bmon1EyrOkSWHR8t2ZkeDijaxh5HfgkBVFThpV 3Qy9BpjosLqDRuKN5eCsxAjtVdRjk9wdda0omNp2o+oRCwqGY6APXKkTxZWW8VhRPtAn mAY3mkv75lDepCXGyWStBn/x+l2ZUt4RSLEvh7l90a59cdoKbXQjaCbBbVnvAuN6+4Wf i8so2gtHmA5yA2vnjDsoeE6YYT9Ct9h8VdT2xZcZYPY4SyVd3R3Cw78FTFgp6tivYhGL irSw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id w12si4760885eji.480.2021.02.08.10.51.09; Mon, 08 Feb 2021 10:51:32 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235141AbhBHSui (ORCPT + 99 others); Mon, 8 Feb 2021 13:50:38 -0500 Received: from foss.arm.com ([217.140.110.172]:38228 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234666AbhBHQ5V (ORCPT ); Mon, 8 Feb 2021 11:57:21 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 9D36AED1; Mon, 8 Feb 2021 08:56:29 -0800 (PST) Received: from e119884-lin.cambridge.arm.com (e119884-lin.cambridge.arm.com [10.1.196.72]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id BB8B83F719; Mon, 8 Feb 2021 08:56:27 -0800 (PST) From: Vincenzo Frascino To: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kasan-dev@googlegroups.com Cc: Vincenzo Frascino , Andrew Morton , Catalin Marinas , Will Deacon , Dmitry Vyukov , Andrey Ryabinin , Alexander Potapenko , Marco Elver , Evgenii Stepanov , Branislav Rankov , Andrey Konovalov , Lorenzo Pieralisi Subject: [PATCH v12 1/7] arm64: mte: Add asynchronous mode support Date: Mon, 8 Feb 2021 16:56:11 +0000 Message-Id: <20210208165617.9977-2-vincenzo.frascino@arm.com> X-Mailer: git-send-email 2.30.0 In-Reply-To: <20210208165617.9977-1-vincenzo.frascino@arm.com> References: <20210208165617.9977-1-vincenzo.frascino@arm.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org MTE provides an asynchronous mode for detecting tag exceptions. In particular instead of triggering a fault the arm64 core updates a register which is checked by the kernel after the asynchronous tag check fault has occurred. Add support for MTE asynchronous mode. The exception handling mechanism will be added with a future patch. Note: KASAN HW activates async mode via kasan.mode kernel parameter. The default mode is set to synchronous. The code that verifies the status of TFSR_EL1 will be added with a future patch. Cc: Catalin Marinas Cc: Will Deacon Reviewed-by: Catalin Marinas Reviewed-by: Andrey Konovalov Signed-off-by: Vincenzo Frascino --- arch/arm64/include/asm/memory.h | 3 ++- arch/arm64/include/asm/mte-kasan.h | 9 +++++++-- arch/arm64/kernel/mte.c | 16 ++++++++++++++-- 3 files changed, 23 insertions(+), 5 deletions(-) diff --git a/arch/arm64/include/asm/memory.h b/arch/arm64/include/asm/memory.h index c759faf7a1ff..91515383d763 100644 --- a/arch/arm64/include/asm/memory.h +++ b/arch/arm64/include/asm/memory.h @@ -243,7 +243,8 @@ static inline const void *__tag_set(const void *addr, u8 tag) } #ifdef CONFIG_KASAN_HW_TAGS -#define arch_enable_tagging() mte_enable_kernel() +#define arch_enable_tagging_sync() mte_enable_kernel_sync() +#define arch_enable_tagging_async() mte_enable_kernel_async() #define arch_set_tagging_report_once(state) mte_set_report_once(state) #define arch_init_tags(max_tag) mte_init_tags(max_tag) #define arch_get_random_tag() mte_get_random_tag() diff --git a/arch/arm64/include/asm/mte-kasan.h b/arch/arm64/include/asm/mte-kasan.h index 3748d5bb88c0..8ad981069afb 100644 --- a/arch/arm64/include/asm/mte-kasan.h +++ b/arch/arm64/include/asm/mte-kasan.h @@ -29,7 +29,8 @@ u8 mte_get_mem_tag(void *addr); u8 mte_get_random_tag(void); void *mte_set_mem_tag_range(void *addr, size_t size, u8 tag); -void mte_enable_kernel(void); +void mte_enable_kernel_sync(void); +void mte_enable_kernel_async(void); void mte_init_tags(u64 max_tag); void mte_set_report_once(bool state); @@ -55,7 +56,11 @@ static inline void *mte_set_mem_tag_range(void *addr, size_t size, u8 tag) return addr; } -static inline void mte_enable_kernel(void) +static inline void mte_enable_kernel_sync(void) +{ +} + +static inline void mte_enable_kernel_async(void) { } diff --git a/arch/arm64/kernel/mte.c b/arch/arm64/kernel/mte.c index c63b3d7a3cd9..92078e1eb627 100644 --- a/arch/arm64/kernel/mte.c +++ b/arch/arm64/kernel/mte.c @@ -153,11 +153,23 @@ void mte_init_tags(u64 max_tag) write_sysreg_s(SYS_GCR_EL1_RRND | gcr_kernel_excl, SYS_GCR_EL1); } -void mte_enable_kernel(void) +static inline void __mte_enable_kernel(const char *mode, unsigned long tcf) { /* Enable MTE Sync Mode for EL1. */ - sysreg_clear_set(sctlr_el1, SCTLR_ELx_TCF_MASK, SCTLR_ELx_TCF_SYNC); + sysreg_clear_set(sctlr_el1, SCTLR_ELx_TCF_MASK, tcf); isb(); + + pr_info_once("MTE: enabled in %s mode at EL1\n", mode); +} + +void mte_enable_kernel_sync(void) +{ + __mte_enable_kernel("synchronous", SCTLR_ELx_TCF_SYNC); +} + +void mte_enable_kernel_async(void) +{ + __mte_enable_kernel("asynchronous", SCTLR_ELx_TCF_ASYNC); } void mte_set_report_once(bool state) -- 2.30.0