Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp4247756pxb; Mon, 8 Feb 2021 11:24:09 -0800 (PST) X-Google-Smtp-Source: ABdhPJwFimnof4mIkDs7fkdpCj9CclrWpaDyrZ1lxjdRS5KcSbaOCtjlVgKWUv66GasqP/cQVZtv X-Received: by 2002:a50:fe89:: with SMTP id d9mr8361376edt.57.1612812249221; Mon, 08 Feb 2021 11:24:09 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1612812249; cv=none; d=google.com; s=arc-20160816; b=glxmhALj1w/8reSqz5DHdTNPAmGGzAvlSGDphbX+dDojCkRTI+wG50oyfQ0QWz/6qy cOlblwhFKFriycvPmLyz55pqinTYRExv4A/CozejG3ZOMnKm8voyOosQW2L0EerfKbNZ 4zJYVqQBIEqFGk/WeGblD5faa9HtcPsqX7nslM9b2Ce5TJ0xAtBsgLWz3be/vDkl51bR eVdpyitpv9wJUb7fq/lkk0V64Z/FRtms2mJ54dKvQdTh7nBsdFN1Ggyf1kl8lJtBLz3x sKzpXOTax4B4jZ6G+6pz/HHWqMjIDaXK8I1GCOrn9FNft4Dxc8e7jqPBaSj7u7XkgfX5 +Mfw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=tivRDzGx6GhF9P5nUx2ZozIK1lDUVevr72aoWJJAhqE=; b=pkZPmZjdAVg+RztkE55Srtlp1rUZr4ZH2kiNxcIFhZGPbCvT56T1oDAjvlchsKDAxM EKqKHSBxw7KqaJNKzYbKQZ877DnxF01URkjdV1UXsIYC0w68T96lR/0rlx9F9VosRKUZ P4K8+6ypRZYhzZmKmXGMMMlWM0vI9aIkvd3CJSlAehFR4hQV6LsnnbWt4FrW9x1zo5Lm obeWYjERTuLc4Gb4qodA2elDzdonMJKEtj+Ee3Fpf/LBbAChokGbL4GLgT/mkRQbchiC zO/jvEq95zYjfHKOtqxl3r1mF3r5HnxzvzQUktc3gIVrHvyxPH7OPNDV9YF1N5j2t7BB XyCA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=WXeWiJej; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id lu24si11205928ejb.42.2021.02.08.11.23.45; Mon, 08 Feb 2021 11:24:09 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=WXeWiJej; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236179AbhBHTWk (ORCPT + 99 others); Mon, 8 Feb 2021 14:22:40 -0500 Received: from mail.kernel.org ([198.145.29.99]:46610 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S235083AbhBHSAV (ORCPT ); Mon, 8 Feb 2021 13:00:21 -0500 Received: by mail.kernel.org (Postfix) with ESMTPSA id 7A6BC64EB1; Mon, 8 Feb 2021 17:58:34 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1612807115; bh=EBpvZxpRURzDPzWXZ1DQiaM8j4w4EjhTdJ0SgzLhDzA=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=WXeWiJej4x1RgTj7BiY/g+rLb4ww3L+GrMac/b3ynL6qPAzWqxTTKW1ka2W3axX5Z JiYNQ/UD7RIwCAlVFy7mQUrAFoNcM0MoTziG6dUvyNTxguTRuNFMMBI4rhvGSo4ASl 5GATTKIEAH3OgcYsxK7qMBaa37EFOmiF0D7DEa3HhGIEP9m06ZWQD0lxh4QIEKDgb+ X5LMH6dmuyfQjg4gTWUnEaOLX8iyrg1pbqW2dA0BO93i1ku6IdJSCtNqXdNwVFA7uC AUGMVofRR5LcAfJ6+XSbWW3SrbVfdNPtYrntT1aUdYN0gYaa+DKuLRrV/V2Zin6Jsw pxJNwYrMA+O3A== From: Sasha Levin To: linux-kernel@vger.kernel.org, stable@vger.kernel.org Cc: Sung Lee , Tony Cheng , Anson Jacob , Daniel Wheeler , Alex Deucher , Sasha Levin , amd-gfx@lists.freedesktop.org, dri-devel@lists.freedesktop.org Subject: [PATCH AUTOSEL 5.10 21/36] drm/amd/display: Add more Clock Sources to DCN2.1 Date: Mon, 8 Feb 2021 12:57:51 -0500 Message-Id: <20210208175806.2091668-21-sashal@kernel.org> X-Mailer: git-send-email 2.27.0 In-Reply-To: <20210208175806.2091668-1-sashal@kernel.org> References: <20210208175806.2091668-1-sashal@kernel.org> MIME-Version: 1.0 X-stable: review X-Patchwork-Hint: Ignore Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Sung Lee [ Upstream commit 1622711beebe887e4f0f8237fea1f09bb48e9a51 ] [WHY] When enabling HDMI on ComboPHY, there are not enough clock sources to complete display detection. [HOW] Initialize more clock sources. Signed-off-by: Sung Lee Reviewed-by: Tony Cheng Acked-by: Anson Jacob Tested-by: Daniel Wheeler Signed-off-by: Alex Deucher Signed-off-by: Sasha Levin --- drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c | 10 ++++++++++ 1 file changed, 10 insertions(+) diff --git a/drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c b/drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c index 20441127783ba..c993854404124 100644 --- a/drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c +++ b/drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c @@ -902,6 +902,8 @@ enum dcn20_clk_src_array_id { DCN20_CLK_SRC_PLL0, DCN20_CLK_SRC_PLL1, DCN20_CLK_SRC_PLL2, + DCN20_CLK_SRC_PLL3, + DCN20_CLK_SRC_PLL4, DCN20_CLK_SRC_TOTAL_DCN21 }; @@ -1880,6 +1882,14 @@ static bool dcn21_resource_construct( dcn21_clock_source_create(ctx, ctx->dc_bios, CLOCK_SOURCE_COMBO_PHY_PLL2, &clk_src_regs[2], false); + pool->base.clock_sources[DCN20_CLK_SRC_PLL3] = + dcn21_clock_source_create(ctx, ctx->dc_bios, + CLOCK_SOURCE_COMBO_PHY_PLL3, + &clk_src_regs[3], false); + pool->base.clock_sources[DCN20_CLK_SRC_PLL4] = + dcn21_clock_source_create(ctx, ctx->dc_bios, + CLOCK_SOURCE_COMBO_PHY_PLL4, + &clk_src_regs[4], false); pool->base.clk_src_count = DCN20_CLK_SRC_TOTAL_DCN21; -- 2.27.0