Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp4264728pxb; Mon, 8 Feb 2021 11:53:20 -0800 (PST) X-Google-Smtp-Source: ABdhPJwh+xKPC0tds673gQRwtBZEXK1GMxvKebgCpLLcMpIJb4Z0/htDta2PbwT4Duw8OGMDaqJX X-Received: by 2002:a05:6402:b83:: with SMTP id cf3mr9164019edb.298.1612813999972; Mon, 08 Feb 2021 11:53:19 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1612813999; cv=none; d=google.com; s=arc-20160816; b=hMJadlQAcNM1AA/AHVVC3X6BXi+sl5akx2xrh2hXvsBFUpg219tZbia8G6YoyULi2Z Ay2XQu0oOJeEjrEF9/uhAgE4bxPjBjfhCeTbNqqz5m0wpL/YDONrvbXLsI+T/ut8sjYX bTEJAG/Okd46VsP7VsvWRIS4gaC/lJFGV9uIia9G4Y2W4jl2Y+u19eci8HlFCfUiAjL7 Mp8XmH7zgSED0yw4frmTxotFRGdruGhdBXEBquk8evVUkw8y6pnBPmT0ZlwbKTMgj5Qd zbTg+HUBXvbNqssoZeLDTeDF+yx8hRw5d5Vh9dWM4UHF5uIRUBmc5EBpV7QUee2sMlEX LooA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=J4/jKRzpyRA8qQRMC+fbpvJOxXg+oPeIjg9r0qyI/Ws=; b=O19519diHU4c+i1PbaO515ZTwfBu06926g4YvXh9546E9FQas98XO3EnLAwkoZiBBV P2fQcemnrXXpDckAzJnQwjB86b3ueIDdIuhXngMV0OqLRueC0XxQo3Xw7kva6Wg7Ng5F maLXGG9SwqVHQ3sKnkZU8+JSfzpjPbL264ejRmwvEYX3Mql8SwFI3vloczhFqiG7GzGG tiC96CXCr4t2r5dutXRfZpXEdq7cMveo2detYJ8tgJDmgnkUVJ3QN1NFq1DWzwzdacXG AxJOphp+mgwtCq3N8Fx2kkiMIXptWtznBcJmqOKo3Xrs4wbWA9POwx+m7qYcMlOXlc/J BJew== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=uvPpaSaZ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id v20si12436947ejf.718.2021.02.08.11.52.56; Mon, 08 Feb 2021 11:53:19 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=uvPpaSaZ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236563AbhBHTuK (ORCPT + 99 others); Mon, 8 Feb 2021 14:50:10 -0500 Received: from mail.kernel.org ([198.145.29.99]:49418 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S235432AbhBHSGU (ORCPT ); Mon, 8 Feb 2021 13:06:20 -0500 Received: by mail.kernel.org (Postfix) with ESMTPSA id 0F59064EF4; Mon, 8 Feb 2021 18:00:03 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1612807204; bh=8olhe+kd+LG8lLR2OlrkeSqcVmhre88z3JtLm/Ojh7o=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=uvPpaSaZXwWAO3KH2W7tMs9Red09CZ8uUpR6B5zutQAiTdFynPoFrX50EuJw8I0Wn sxi5TBjPQzxoz+bC7L0wdLchrBJn5M1xB4K/08bxEBGnjPAx++euDr6qpGqY43eZN2 RS9L3OaG69MqlSVux3wx3KWx2/tp8XJlW4Nkgr9oJrox5VmYMQhTWcML7C+R+9FV3E H/ue+ED1wdRoZLau+0S/MownwfZAV7m1NXAvpCAFDA7vvxiRcLEvKu3//t45Ic3whZ sP7KG3YhWTZRHcXWxYSDFBcr+zO3BwmekbU9+h7cP3aOPJX/f3/nhNiKh8qtb0Xo6S krrgUEHCwMyfw== From: Sasha Levin To: linux-kernel@vger.kernel.org, stable@vger.kernel.org Cc: Alexandre Belloni , Gregory CLEMENT , Arnd Bergmann , Sasha Levin , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org Subject: [PATCH AUTOSEL 4.9 3/4] ARM: dts: lpc32xx: Revert set default clock rate of HCLK PLL Date: Mon, 8 Feb 2021 12:59:59 -0500 Message-Id: <20210208180000.2092497-3-sashal@kernel.org> X-Mailer: git-send-email 2.27.0 In-Reply-To: <20210208180000.2092497-1-sashal@kernel.org> References: <20210208180000.2092497-1-sashal@kernel.org> MIME-Version: 1.0 X-stable: review X-Patchwork-Hint: Ignore Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Alexandre Belloni [ Upstream commit 5638159f6d93b99ec9743ac7f65563fca3cf413d ] This reverts commit c17e9377aa81664d94b4f2102559fcf2a01ec8e7. The lpc32xx clock driver is not able to actually change the PLL rate as this would require reparenting ARM_CLK, DDRAM_CLK, PERIPH_CLK to SYSCLK, then stop the PLL, update the register, restart the PLL and wait for the PLL to lock and finally reparent ARM_CLK, DDRAM_CLK, PERIPH_CLK to HCLK PLL. Currently, the HCLK driver simply updates the registers but this has no real effect and all the clock rate calculation end up being wrong. This is especially annoying for the peripheral (e.g. UARTs, I2C, SPI). Signed-off-by: Alexandre Belloni Tested-by: Gregory CLEMENT Link: https://lore.kernel.org/r/20210203090320.GA3760268@piout.net' Signed-off-by: Arnd Bergmann Signed-off-by: Sasha Levin --- arch/arm/boot/dts/lpc32xx.dtsi | 3 --- 1 file changed, 3 deletions(-) diff --git a/arch/arm/boot/dts/lpc32xx.dtsi b/arch/arm/boot/dts/lpc32xx.dtsi index 2802c9565b6ca..976a75a4eb2c6 100644 --- a/arch/arm/boot/dts/lpc32xx.dtsi +++ b/arch/arm/boot/dts/lpc32xx.dtsi @@ -323,9 +323,6 @@ clk: clock-controller@0 { clocks = <&xtal_32k>, <&xtal>; clock-names = "xtal_32k", "xtal"; - - assigned-clocks = <&clk LPC32XX_CLK_HCLK_PLL>; - assigned-clock-rates = <208000000>; }; }; -- 2.27.0