Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp592606pxb; Tue, 9 Feb 2021 07:56:26 -0800 (PST) X-Google-Smtp-Source: ABdhPJyQiSrrWlMNJAkdNNl67vy7qEtjcRZbTyxyF9h81Da7I9VPv02YTy12UqJVGF1ySYbYrhFl X-Received: by 2002:a17:906:9a06:: with SMTP id ai6mr23097604ejc.463.1612886186217; Tue, 09 Feb 2021 07:56:26 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1612886186; cv=none; d=google.com; s=arc-20160816; b=E0tx8iUg/inhFfkFpuTqR5Jy/YgOwU/vWKkN8X1u13ue2EcnOtYtJZvneeTR+he+4O /PYrb1sGTSrU0Qg0kvG50Hfjm7zHz24nZrMl7lYkXTTsu0CIr6J/IcUGL8wrUKLUlOwY uWkT5i2Q1iOvofZNWKsc0cgXyqwzkLqJIfz2nVjirTr6/4Bo6dTEVidgB7PyKJkZxyOk VfNIA5e/lHQSV5ajovjuovCZYXaZaLFybfpra7cHtAIfR86gBhPt+1nQUGOr5r1OA0ds 5yvgFkXy2ulvVrCmBZuBT91G2Ohd/HGzq7Jt9Y4kF9WXuBr2HbrYA9fclfGv5wpvUkLG iW+A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date; bh=n8RGtZJUggLSCRq7qMrNt9PC2BllhIR7lzoDCBdYMa8=; b=XTgHAlTeGbIdj0wLtwhjdtKIv4b+XjYVPdVwKGekpFUfsLD/XEa0C+TC6d3k7XW27j WrQAvNL4+JieQYIv7fpLo7DRc1CGfZuLXrITdY1VC8e73CnoBtMHPVVFfcziMqjMeOmv JX+VfDYnwk8ckJLvUQH5Zt1ik7dNbXRQiniHporj29xq55sqFEqogvRCI2795/s9fATQ CXIx1cjx3bncCor9Y1OfQV3+CWmZ3ItNxulcoI3/W1D/Ob4iiG1CCv+0DjGDE0Ubvx15 E+WklbVZIFmhUjRCjvtP3+xtpuchYEsoRHJFO2kLo7y1z14FagODI21AIqik9qTTxirS frew== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id c10si14361109ejf.281.2021.02.09.07.56.01; Tue, 09 Feb 2021 07:56:26 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232508AbhBIPyh (ORCPT + 99 others); Tue, 9 Feb 2021 10:54:37 -0500 Received: from mail-oi1-f169.google.com ([209.85.167.169]:33979 "EHLO mail-oi1-f169.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232294AbhBIPyf (ORCPT ); Tue, 9 Feb 2021 10:54:35 -0500 Received: by mail-oi1-f169.google.com with SMTP id i3so9021062oif.1; Tue, 09 Feb 2021 07:54:18 -0800 (PST) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to; bh=n8RGtZJUggLSCRq7qMrNt9PC2BllhIR7lzoDCBdYMa8=; b=X6gPFBPVKVC+IFk33YKFkULffR9WSmqR73auE2ZKI8QH6Zm959B9Ah9KBPAc5HIHw2 3m0/Ch12gU1xVMZMzE2o3kXIwROg48sz+ETGpy46Fp189slQP51ws5IY8ktiFzgjQsAZ vNCq1Gk03+c9FBBjo7ukpZ+mfkJSwkCdc3kILDKmFkgLs39XquKtNYxRDF+9kTQJtqb+ XL656yjF8P0wwXddlgPsp8wJwuvaWFwiKSAzR7E0T7qBgV7l66BwZUlyq2zwRadQB2yk C+PyKYQsFktEH+afOEc9nj2jfQ3vZ63d5CKiJmovAjUuJLkR/q0CIiGktCZS5SL+ZHmu wwtA== X-Gm-Message-State: AOAM531lvt26+Kz089KuPI/czul41Qc9eXqZx1orEJDdiffEMtacr3x2 Me/K/ZO6suQ6oZgSFIAmKg== X-Received: by 2002:aca:cfd0:: with SMTP id f199mr2909983oig.64.1612886032958; Tue, 09 Feb 2021 07:53:52 -0800 (PST) Received: from robh.at.kernel.org (24-155-109-49.dyn.grandenetworks.net. [24.155.109.49]) by smtp.gmail.com with ESMTPSA id c20sm4384328oiw.18.2021.02.09.07.53.50 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 09 Feb 2021 07:53:51 -0800 (PST) Received: (nullmailer pid 3832812 invoked by uid 1000); Tue, 09 Feb 2021 15:53:50 -0000 Date: Tue, 9 Feb 2021 09:53:50 -0600 From: Rob Herring To: Irui Wang Cc: Alexandre Courbot , Hans Verkuil , Tiffany Lin , Andrew-CT Chen , Mauro Carvalho Chehab , Matthias Brugger , Tomasz Figa , Hsin-Yi Wang , Maoguang Meng , Longfei Wang , Yunfei Dong , linux-media@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, srv_heupstream@mediatek.com, linux-mediatek@lists.infradead.org Subject: Re: [PATCH 1/3] dt-bindings: media: mtk-vcodec: Separating mtk vcodec encoder node Message-ID: <20210209155350.GA3827709@robh.at.kernel.org> References: <20210121061804.26423-1-irui.wang@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20210121061804.26423-1-irui.wang@mediatek.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, Jan 21, 2021 at 02:18:02PM +0800, Irui Wang wrote: > Updates binding document since the avc and vp8 hardware encoder in > MT8173 are now separated. Separate "mediatek,mt8173-vcodec-enc" to > "mediatek,mt8173-vcodec-vp8-enc" and "mediatek,mt8173-vcodec-avc-enc". This is not a compatible change. You need to detail that and why that's okay (assuming it is). > > Signed-off-by: Hsin-Yi Wang > Signed-off-by: Maoguang Meng > Signed-off-by: Irui Wang > > --- > .../bindings/media/mediatek-vcodec.txt | 58 ++++++++++--------- > 1 file changed, 31 insertions(+), 27 deletions(-) > > diff --git a/Documentation/devicetree/bindings/media/mediatek-vcodec.txt b/Documentation/devicetree/bindings/media/mediatek-vcodec.txt > index 8217424fd4bd..f85276e629bf 100644 > --- a/Documentation/devicetree/bindings/media/mediatek-vcodec.txt > +++ b/Documentation/devicetree/bindings/media/mediatek-vcodec.txt > @@ -4,7 +4,9 @@ Mediatek Video Codec is the video codec hw present in Mediatek SoCs which > supports high resolution encoding and decoding functionalities. > > Required properties: > -- compatible : "mediatek,mt8173-vcodec-enc" for MT8173 encoder > +- compatible : must be one of the following string: > + "mediatek,mt8173-vcodec-vp8-enc" for mt8173 vp8 encoder. > + "mediatek,mt8173-vcodec-avc-enc" for mt8173 avc encoder. > "mediatek,mt8183-vcodec-enc" for MT8183 encoder. > "mediatek,mt8173-vcodec-dec" for MT8173 decoder. > - reg : Physical base address of the video codec registers and length of > @@ -13,10 +15,11 @@ Required properties: > - mediatek,larb : must contain the local arbiters in the current Socs. > - clocks : list of clock specifiers, corresponding to entries in > the clock-names property. > -- clock-names: encoder must contain "venc_sel_src", "venc_sel",, > - "venc_lt_sel_src", "venc_lt_sel", decoder must contain "vcodecpll", > - "univpll_d2", "clk_cci400_sel", "vdec_sel", "vdecpll", "vencpll", > - "venc_lt_sel", "vdec_bus_clk_src". > +- clock-names: > + avc venc must contain "venc_sel"; > + vp8 venc must contain "venc_lt_sel"; > + decoder must contain "vcodecpll", "univpll_d2", "clk_cci400_sel", > + "vdec_sel", "vdecpll", "vencpll", "venc_lt_sel", "vdec_bus_clk_src". > - iommus : should point to the respective IOMMU block with master port as > argument, see Documentation/devicetree/bindings/iommu/mediatek,iommu.txt > for details. > @@ -80,14 +83,10 @@ vcodec_dec: vcodec@16000000 { > assigned-clock-rates = <0>, <0>, <0>, <1482000000>, <800000000>; > }; > > - vcodec_enc: vcodec@18002000 { > - compatible = "mediatek,mt8173-vcodec-enc"; > - reg = <0 0x18002000 0 0x1000>, /*VENC_SYS*/ > - <0 0x19002000 0 0x1000>; /*VENC_LT_SYS*/ > - interrupts = , > - ; > - mediatek,larb = <&larb3>, > - <&larb5>; > +vcodec_enc: vcodec@18002000 { > + compatible = "mediatek,mt8173-vcodec-avc-enc"; > + reg = <0 0x18002000 0 0x1000>; > + interrupts = ; > iommus = <&iommu M4U_PORT_VENC_RCPU>, > <&iommu M4U_PORT_VENC_REC>, > <&iommu M4U_PORT_VENC_BSDMA>, > @@ -98,8 +97,20 @@ vcodec_dec: vcodec@16000000 { > <&iommu M4U_PORT_VENC_REF_LUMA>, > <&iommu M4U_PORT_VENC_REF_CHROMA>, > <&iommu M4U_PORT_VENC_NBM_RDMA>, > - <&iommu M4U_PORT_VENC_NBM_WDMA>, > - <&iommu M4U_PORT_VENC_RCPU_SET2>, > + <&iommu M4U_PORT_VENC_NBM_WDMA>; > + mediatek,larb = <&larb3>; > + mediatek,vpu = <&vpu>; > + clocks = <&topckgen CLK_TOP_VENC_SEL>; > + clock-names = "venc_sel"; > + assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>; > + assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL>; > + }; > + > +vcodec_enc_lt: vcodec@19002000 { > + compatible = "mediatek,mt8173-vcodec-vp8-enc"; > + reg = <0 0x19002000 0 0x1000>; /* VENC_LT_SYS */ > + interrupts = ; > + iommus = <&iommu M4U_PORT_VENC_RCPU_SET2>, > <&iommu M4U_PORT_VENC_REC_FRM_SET2>, > <&iommu M4U_PORT_VENC_BSDMA_SET2>, > <&iommu M4U_PORT_VENC_SV_COMA_SET2>, > @@ -108,17 +119,10 @@ vcodec_dec: vcodec@16000000 { > <&iommu M4U_PORT_VENC_CUR_CHROMA_SET2>, > <&iommu M4U_PORT_VENC_REF_LUMA_SET2>, > <&iommu M4U_PORT_VENC_REC_CHROMA_SET2>; > + mediatek,larb = <&larb5>; > mediatek,vpu = <&vpu>; > - clocks = <&topckgen CLK_TOP_VENCPLL_D2>, > - <&topckgen CLK_TOP_VENC_SEL>, > - <&topckgen CLK_TOP_UNIVPLL1_D2>, > - <&topckgen CLK_TOP_VENC_LT_SEL>; > - clock-names = "venc_sel_src", > - "venc_sel", > - "venc_lt_sel_src", > - "venc_lt_sel"; > - assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>, > - <&topckgen CLK_TOP_VENC_LT_SEL>; > - assigned-clock-parents = <&topckgen CLK_TOP_VENCPLL_D2>, > - <&topckgen CLK_TOP_UNIVPLL1_D2>; > + clocks = <&topckgen CLK_TOP_VENC_LT_SEL>; > + clock-names = "venc_lt_sel"; > + assigned-clocks = <&topckgen CLK_TOP_VENC_LT_SEL>; > + assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL_370P5>; > }; > -- > 2.18.0 >