Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp635398pxb; Tue, 9 Feb 2021 08:47:36 -0800 (PST) X-Google-Smtp-Source: ABdhPJxtvBP5vHDgRQd/mh4xZAOiwz5QM/OB4r63y1aeVXaC8j8P+nK3NUuIgkJIAXE9ZxBzHKYd X-Received: by 2002:a05:6402:2553:: with SMTP id l19mr23460212edb.326.1612889256394; Tue, 09 Feb 2021 08:47:36 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1612889256; cv=none; d=google.com; s=arc-20160816; b=e+CJB0LsaTZWX9lr3qgX4rmf5/OjCIkwS7mQ9aTgerlndCsTq8Vg+hepWl5DqBK8FL iH4jDhy/NUlhNvVHNG+jxupnUK0S1C/twpSNUOEX5lfltK4dYJNKliFJ6mCJii7wGJMh aKMfjb+kXJx6sg9PX2OZMI3MALlrgr1Jp2QoNW358Soywnq28jQGYuQ45WpKySxUGdER 9MGvGUrd1QZ4aAyyPMm8B+nuRIybUyoh2Pdd90p0lgqr5XhTEPDfimWWiwvgd6GClsz4 GKKLh70BYsS1cL9eEBLizOE5QJPaB26bCWZcqxPhqT3AkD6tuNo2d9zkZG59rP1seS4p Hcqg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=Hx8lbEiJ+gmDVJOKwmg0FXofM77nJY0HprEqCmZ0HO4=; b=RvDia1RlgUXycchfHc3+4ZTxp/dpdaCEtaRue2Af9SSrbPcqOZI6URPEiTI5dJlvjY w2DEU6JBky3V3vjSZJ0GUfB5vUKUw5HXxsZ0h9jRMQDYqlkLvABjJ+05jxS707FNGM9L vIZDpG7sMNhjkPzKYKWEFk8m6VmbyFwhmJSI5pFv5fgAwPbTeZfwC7JvsNalyKdE/89u Zj5krCJZQAcQkT6HnnXd/rg7O3ZZZJs9udnlKYYyJU5C+lJ+Ri8+yHgJk4X2hM3vw12N ebgfLzuruCzb9cfg5jkXaGWsLBHCQqItFWiRkMX/yEaQIBjju/nYTTeu3+txTzE37qCS gplA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@walle.cc header.s=mail2016061301 header.b=oRBjltWz; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id p12si13511506ejb.496.2021.02.09.08.47.10; Tue, 09 Feb 2021 08:47:36 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@walle.cc header.s=mail2016061301 header.b=oRBjltWz; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232953AbhBIQpX (ORCPT + 99 others); Tue, 9 Feb 2021 11:45:23 -0500 Received: from ssl.serverraum.org ([176.9.125.105]:36017 "EHLO ssl.serverraum.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233011AbhBIQlx (ORCPT ); Tue, 9 Feb 2021 11:41:53 -0500 Received: from mwalle01.fritz.box (unknown [IPv6:2a02:810c:c200:2e91:fa59:71ff:fe9b:b851]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange ECDHE (P-384) server-signature RSA-PSS (2048 bits) server-digest SHA256) (No client certificate requested) by ssl.serverraum.org (Postfix) with ESMTPSA id DE4A923E7F; Tue, 9 Feb 2021 17:41:01 +0100 (CET) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=walle.cc; s=mail2016061301; t=1612888862; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=Hx8lbEiJ+gmDVJOKwmg0FXofM77nJY0HprEqCmZ0HO4=; b=oRBjltWzwVehv8bvEE/KBHhO8Ld+O8d/1tSPFyivCU+elIYjgb+nmTR5CBdYS2wyfCvAts OXhlrEmFbcoyBfi9SEQfnTUfkUrsbtnNQe9UmmbnT/Pjuvv0o8/Ohv/14Sf6LHpqIE60VH pyAbjSWKf3MhKKfuak+weiMrKkyysZ4= From: Michael Walle To: netdev@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Andrew Lunn , Heiner Kallweit , Russell King , "David S . Miller" , Jakub Kicinski , Michael Walle Subject: [PATCH net-next 9/9] net: phy: icplus: add MDI/MDIX support for IP101A/G Date: Tue, 9 Feb 2021 17:40:51 +0100 Message-Id: <20210209164051.18156-10-michael@walle.cc> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20210209164051.18156-1-michael@walle.cc> References: <20210209164051.18156-1-michael@walle.cc> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Implement the operations to set desired mode and retrieve the current mode. This feature was tested with an IP101G. Signed-off-by: Michael Walle --- drivers/net/phy/icplus.c | 91 ++++++++++++++++++++++++++++++++++++++++ 1 file changed, 91 insertions(+) diff --git a/drivers/net/phy/icplus.c b/drivers/net/phy/icplus.c index d1b57d81f281..a2fee2d08ec2 100644 --- a/drivers/net/phy/icplus.c +++ b/drivers/net/phy/icplus.c @@ -37,12 +37,17 @@ MODULE_LICENSE("GPL"); #define IP1001_SPEC_CTRL_STATUS_2 20 /* IP1001 Spec. Control Reg 2 */ #define IP1001_APS_ON 11 /* IP1001 APS Mode bit */ #define IP101A_G_APS_ON BIT(1) /* IP101A/G APS Mode bit */ +#define IP101A_G_AUTO_MDIX_DIS BIT(11) #define IP101A_G_IRQ_CONF_STATUS 0x11 /* Conf Info IRQ & Status Reg */ #define IP101A_G_IRQ_PIN_USED BIT(15) /* INTR pin used */ #define IP101A_G_IRQ_ALL_MASK BIT(11) /* IRQ's inactive */ #define IP101A_G_IRQ_SPEED_CHANGE BIT(2) #define IP101A_G_IRQ_DUPLEX_CHANGE BIT(1) #define IP101A_G_IRQ_LINK_CHANGE BIT(0) +#define IP101A_G_PHY_STATUS 18 +#define IP101A_G_MDIX BIT(9) +#define IP101A_G_PHY_SPEC_CTRL 30 +#define IP101A_G_FORCE_MDIX BIT(3) #define IP101G_PAGE_CONTROL 0x14 #define IP101G_PAGE_CONTROL_MASK GENMASK(4, 0) @@ -327,6 +332,90 @@ static int ip101a_g_config_init(struct phy_device *phydev) return phy_restore_page(phydev, oldpage, err); } +static int ip101a_g_read_status(struct phy_device *phydev) +{ + int oldpage, ret, stat1, stat2; + + ret = genphy_read_status(phydev); + if (ret) + return ret; + + oldpage = phy_select_page(phydev, IP101G_DEFAULT_PAGE); + + ret = __phy_read(phydev, IP10XX_SPEC_CTRL_STATUS); + if (ret < 0) + goto out; + stat1 = ret; + + ret = __phy_read(phydev, IP101A_G_PHY_SPEC_CTRL); + if (ret < 0) + goto out; + stat2 = ret; + + if (stat1 & IP101A_G_AUTO_MDIX_DIS) { + if (stat2 & IP101A_G_FORCE_MDIX) + phydev->mdix_ctrl = ETH_TP_MDI_X; + else + phydev->mdix_ctrl = ETH_TP_MDI; + } else { + phydev->mdix_ctrl = ETH_TP_MDI_AUTO; + } + + if (stat2 & IP101A_G_MDIX) + phydev->mdix = ETH_TP_MDI_X; + else + phydev->mdix = ETH_TP_MDI; + + ret = 0; + +out: + return phy_restore_page(phydev, oldpage, ret); +} + +static int ip101a_g_config_mdix(struct phy_device *phydev) +{ + u16 ctrl = 0, ctrl2 = 0; + int oldpage, ret; + + switch (phydev->mdix_ctrl) { + case ETH_TP_MDI: + ctrl = IP101A_G_AUTO_MDIX_DIS; + break; + case ETH_TP_MDI_X: + ctrl = IP101A_G_AUTO_MDIX_DIS; + ctrl2 = IP101A_G_FORCE_MDIX; + break; + case ETH_TP_MDI_AUTO: + break; + default: + return 0; + } + + oldpage = phy_select_page(phydev, IP101G_DEFAULT_PAGE); + + ret = __phy_modify(phydev, IP10XX_SPEC_CTRL_STATUS, + IP101A_G_AUTO_MDIX_DIS, ctrl); + if (ret) + goto out; + + ret = __phy_modify(phydev, IP101A_G_PHY_SPEC_CTRL, + IP101A_G_FORCE_MDIX, ctrl2); + +out: + return phy_restore_page(phydev, oldpage, ret); +} + +static int ip101a_g_config_aneg(struct phy_device *phydev) +{ + int ret; + + ret = ip101a_g_config_mdix(phydev); + if (ret) + return ret; + + return genphy_config_aneg(phydev); +} + static int ip101a_g_ack_interrupt(struct phy_device *phydev) { int err = phy_read(phydev, IP101A_G_IRQ_CONF_STATUS); @@ -474,6 +563,8 @@ static struct phy_driver icplus_driver[] = { .config_intr = ip101a_g_config_intr, .handle_interrupt = ip101a_g_handle_interrupt, .config_init = ip101a_g_config_init, + .config_aneg = ip101a_g_config_aneg, + .read_status = ip101a_g_read_status, .read_page = ip101a_g_read_page, .write_page = ip101a_g_write_page, .soft_reset = genphy_soft_reset, -- 2.20.1