Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp5897032pxb; Tue, 16 Feb 2021 10:10:30 -0800 (PST) X-Google-Smtp-Source: ABdhPJy+Bm57yPZkeZpEU8QOV0PVWfpA24TTqpvz1ViRNVkukfkMx4BxZHLoZAt8LoiJwe6ct/yp X-Received: by 2002:a17:906:ad90:: with SMTP id la16mr2189469ejb.42.1613499030399; Tue, 16 Feb 2021 10:10:30 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1613499030; cv=none; d=google.com; s=arc-20160816; b=knQkq19mfzBFet2XiflxT+31NdNz+IyFf06ic25ObLQ8qTR/72+i/FpgMKY5uWHj3D b5LK2c74fmKtVczDWf0J5Dz6Sk6pzhKAGSHpkzYUtUWXoBlCMsI1aPNUrcM39e9r7pG7 nZU0Fqyjj2IjOqKM7Aa4i0MiHY0P5t2XkAMG10bxok3EArM02VMK8jRrhNNfWsjFCB3o dba70tTOcgHhm0WIuaYkWWjtIvWJeyMFzr76pqOE7+AmpkJpphxjGiS+dCHhkuQOroD/ MkMJbi6pc6IW79zIyMtPq9Qhp/T28s38j/BvTZipFSn+hefqDOlXyWLieOYg8P6aD/3v sdFw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:reply-to:message-id:subject:cc:to:from:date:ironport-sdr :ironport-sdr; bh=W3jp9OtnfIwYSqfaZkYyK9vr2XQ/09GuyJhG63Ut+QQ=; b=dTYxvQw+DPRc3zHTacToRCE5bIG8Jdw0ewY6WjBPFeQMEwO4oeV9akSeCEYg/w1EjC GxBHPodMjWgjzeqCQGJG39VoMb1KplKzZf9+ZJL9Z+x9/lxF4NDkwGpXPZEevs6vNqoH IkJF1qApzafjL1yKB+e6THSqwmCFf/PbYHUOc2E9eQsdFAyP5LPogpwDW2BQXVw7IMO7 E9P5X7DKZ3Y9r8UMmlI9GkLKgYZMwnBrT/XCP7AdlYQLMx5eWExljfvffCzyhqUq3yTy ymJAapoFyjk8RppHzJFvB4LXQNUit7mNj+HXZyx7JapP1HOCE+oJ3wdiTmLJAjwUW3M1 cjxw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id t25si7369583ejx.684.2021.02.16.10.10.07; Tue, 16 Feb 2021 10:10:30 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230006AbhBPSJM (ORCPT + 99 others); Tue, 16 Feb 2021 13:09:12 -0500 Received: from mga12.intel.com ([192.55.52.136]:62405 "EHLO mga12.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229937AbhBPSJL (ORCPT ); Tue, 16 Feb 2021 13:09:11 -0500 IronPort-SDR: ffOsQ9QIDQe7FLnHJgCvS2DhdrCPeNCMOZZzeNZ2z4QwTfmLmwjI4AWz60kowZCJXFKlLsDUfp oqSTm6MkwiTw== X-IronPort-AV: E=McAfee;i="6000,8403,9897"; a="162105138" X-IronPort-AV: E=Sophos;i="5.81,184,1610438400"; d="scan'208";a="162105138" Received: from fmsmga008.fm.intel.com ([10.253.24.58]) by fmsmga106.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 16 Feb 2021 10:08:31 -0800 IronPort-SDR: 3QS4sXG1CdDRgtOryO4kxvRTp8CEtNV8Dy9NG8rrGQ9qAg9vStzQ79LQbYxSbCSvg3+uhPxQ91 x78m4i9OB6QA== X-IronPort-AV: E=Sophos;i="5.81,184,1610438400"; d="scan'208";a="384643113" Received: from ideak-desk.fi.intel.com ([10.237.68.141]) by fmsmga008-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 16 Feb 2021 10:08:29 -0800 Date: Tue, 16 Feb 2021 20:08:25 +0200 From: Imre Deak To: Lyude Paul Cc: intel-gfx@lists.freedesktop.org, David Airlie , open list , "open list:DRM DRIVERS" Subject: Re: [Intel-gfx] [PATCH v2] drm/i915/gen9bc: Handle TGP PCH during suspend/resume Message-ID: <20210216180825.GA420119@ideak-desk.fi.intel.com> Reply-To: imre.deak@intel.com References: <20210212185053.1689716-1-lyude@redhat.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20210212185053.1689716-1-lyude@redhat.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, thanks for respinning this patchset, some comments below. On Fri, Feb 12, 2021 at 01:50:53PM -0500, Lyude Paul wrote: > From: Tejas Upadhyay > > For Legacy S3 suspend/resume GEN9 BC needs to enable and > setup TGP PCH. > > v2: > * Move Wa_14010685332 into it's own function - vsyrjala > * Add TODO comment about figuring out if we can move this workaround - imre > > Cc: Matt Roper > Signed-off-by: Tejas Upadhyay > Signed-off-by: Lyude Paul > --- > drivers/gpu/drm/i915/i915_irq.c | 53 ++++++++++++++++++++++----------- > 1 file changed, 36 insertions(+), 17 deletions(-) > > diff --git a/drivers/gpu/drm/i915/i915_irq.c b/drivers/gpu/drm/i915/i915_irq.c > index 98145a7f28a4..7d912aa950ee 100644 > --- a/drivers/gpu/drm/i915/i915_irq.c > +++ b/drivers/gpu/drm/i915/i915_irq.c > @@ -3040,6 +3040,19 @@ static void valleyview_irq_reset(struct drm_i915_private *dev_priv) > spin_unlock_irq(&dev_priv->irq_lock); > } > > +static void cnp_irq_post_reset(struct drm_i915_private *dev_priv) Maybe a better name is cnp_display_clock_wa. > +{ > + struct intel_uncore *uncore = &dev_priv->uncore; > + > + /* > + * Wa_14010685332:cnp/cmp,tgp,adp Bspec says this WA applies ICL onwards and it's not PCH specific, for instance I haven't found the GEN9/CNP/CMP WA entries for it. Please also add a 'clarify platforms where this applies' todo item. > + * TODO: Figure out if this workaround can be applied in the s0ix suspend/resume handlers as > + * on earlier platforms and whether the workaround is also needed for runtime suspend/resume > + */ > + intel_uncore_rmw(uncore, SOUTH_CHICKEN1, SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS); > + intel_uncore_rmw(uncore, SOUTH_CHICKEN1, SBCLK_RUN_REFCLK_DIS, 0); > +} > + > static void gen8_irq_reset(struct drm_i915_private *dev_priv) > { > struct intel_uncore *uncore = &dev_priv->uncore; > @@ -3061,8 +3074,14 @@ static void gen8_irq_reset(struct drm_i915_private *dev_priv) > GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); > GEN3_IRQ_RESET(uncore, GEN8_PCU_); > > - if (HAS_PCH_SPLIT(dev_priv)) > + if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) It was mentioned already earlier, why is this check necessary and can't we just call ibx_irq_reset() for all PCHs? > + GEN3_IRQ_RESET(uncore, SDE); > + else if (HAS_PCH_SPLIT(dev_priv)) > ibx_irq_reset(dev_priv); > + > + if (INTEL_PCH_TYPE(dev_priv) == PCH_CNP || > + (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP && INTEL_PCH_TYPE(dev_priv) < PCH_DG1)) The check could be also moved to the helper. > + cnp_irq_post_reset(dev_priv); > } > > static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) > @@ -3104,15 +3123,9 @@ static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) > if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) > GEN3_IRQ_RESET(uncore, SDE); > > - /* Wa_14010685332:cnp/cmp,tgp,adp */ > if (INTEL_PCH_TYPE(dev_priv) == PCH_CNP || > - (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP && > - INTEL_PCH_TYPE(dev_priv) < PCH_DG1)) { > - intel_uncore_rmw(uncore, SOUTH_CHICKEN1, > - SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS); > - intel_uncore_rmw(uncore, SOUTH_CHICKEN1, > - SBCLK_RUN_REFCLK_DIS, 0); > - } > + (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP && INTEL_PCH_TYPE(dev_priv) < PCH_DG1)) > + cnp_irq_post_reset(dev_priv); > } > > static void gen11_irq_reset(struct drm_i915_private *dev_priv) > @@ -3474,6 +3487,9 @@ static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) > ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); > > spt_hpd_detection_setup(dev_priv); > + > + if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) > + icp_hpd_irq_setup(dev_priv); This doesn't look correct, icp_hpd_irq_setup() redoes the interrupt setup done already earlier in this function and spt_hpd_detection_setup() is probably also not correct on ICP+. Looks like for ICP+ we need to call icp_hpd_irq_setup() instead of spt_hpd_irq_setup(), but haven't checked in detail. > } > > static u32 ilk_hotplug_enables(struct drm_i915_private *i915, > @@ -3764,9 +3780,19 @@ static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) > } > } > > +static void icp_irq_postinstall(struct drm_i915_private *dev_priv) > +{ > + struct intel_uncore *uncore = &dev_priv->uncore; > + u32 mask = SDE_GMBUS_ICP; > + > + GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); > +} > + > static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) > { > - if (HAS_PCH_SPLIT(dev_priv)) > + if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) > + icp_irq_postinstall(dev_priv); > + else if (HAS_PCH_SPLIT(dev_priv)) > ibx_irq_postinstall(dev_priv); > > gen8_gt_irq_postinstall(&dev_priv->gt); > @@ -3775,13 +3801,6 @@ static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) > gen8_master_intr_enable(dev_priv->uncore.regs); > } > > -static void icp_irq_postinstall(struct drm_i915_private *dev_priv) > -{ > - struct intel_uncore *uncore = &dev_priv->uncore; > - u32 mask = SDE_GMBUS_ICP; > - > - GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); > -} > > static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) > { > -- > 2.29.2 > > _______________________________________________ > Intel-gfx mailing list > Intel-gfx@lists.freedesktop.org > https://lists.freedesktop.org/mailman/listinfo/intel-gfx