Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp7468333pxb; Thu, 18 Feb 2021 10:48:16 -0800 (PST) X-Google-Smtp-Source: ABdhPJwYIA2mavvoRX9sp1vDKIQH2zcltRxTujRdDsqPOnR+ydfvQq62UidWO3yvDLGMxP/uWI2/ X-Received: by 2002:aa7:de82:: with SMTP id j2mr5444361edv.313.1613674095888; Thu, 18 Feb 2021 10:48:15 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1613674095; cv=none; d=google.com; s=arc-20160816; b=mZwpCKoajqueXh0N7ZftgWPKdaqTzGbesrL0FWMzLgg05rF7wYHzWzZyxyRGeO+pIY lv7tzcXiyLvpLTf8SYgXLqQy8PFVrI7hhaKs8v9LYYfm4PxZhaj4wCSvh1dCPxrbyQ1U QRSnvHKjA7UySHnNp3ZY7SK36AFqr8B4NSKNvd0YWS5UrBYxIMUQ/bC+7dgy76QAHMCd zz39QZUC31/l09xLGN6oGOXuNvHmACD+zuNBfXm6TEBeMo/gM9VMw7k/2oVdhcCeyvn+ a5UQmxmax+e9oICmgV5tgnSlAyE87gDf5yFPhWP39HUAoYhKcFqM1Da32S7y5/owI4ET DayA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:message-id:references:in-reply-to :subject:cc:to:from:date:content-transfer-encoding:mime-version :sender:dkim-signature; bh=5Huh0FBs0k8gcBvr1+0VFWPNRhySPa0nFJDt2UGYjwE=; b=IYa06NJFx+lDBlDAe9N8jlxkvARBf7dnTdlW2a9JJbyu/UzmQwqfOwf++ysSYfD7By ClT6nuKo3uICFN0GZrdd90mGDIENcaMZVHHSowwMiRmZy5coGfLJig3DEt6jtqVBQ1YA nibwIoyoM/ss4Vb1G/KTWPWTFTsLFd7XHk7YY2jfWytuwUEdvp7SjMe1auPjvCdBIlPo 7cRAHJ046lJY30deGqchRoorei5S3WDwAbDeaeHtrytUhYmCswAo3q/2cDmuHlidMu1i ovG5YnXzObfyjNXGRSW4DxTpj7BXjQ2213cNRBGBbrJ+2aiir9aKQijDva7cSdbq4KOk gRdw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=eM13Lxwb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id e26si4633155edr.556.2021.02.18.10.47.52; Thu, 18 Feb 2021 10:48:15 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=eM13Lxwb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232882AbhBRSqC (ORCPT + 99 others); Thu, 18 Feb 2021 13:46:02 -0500 Received: from m42-2.mailgun.net ([69.72.42.2]:64728 "EHLO m42-2.mailgun.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233376AbhBRQay (ORCPT ); Thu, 18 Feb 2021 11:30:54 -0500 DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1613665815; h=Message-ID: References: In-Reply-To: Subject: Cc: To: From: Date: Content-Transfer-Encoding: Content-Type: MIME-Version: Sender; bh=5Huh0FBs0k8gcBvr1+0VFWPNRhySPa0nFJDt2UGYjwE=; b=eM13LxwbTNSk9CvuaBZAdIX3xNdUUMYBmj6ImgJlFc3J1Y/EzD7ETxdKLKhoP4KFptNRUQC1 37VFHSu12HFbISYtWsRqL4qPmFqr+LmZu8gqVcSezt01DE5FH4qzGolPRHibnR8qXNZRArsc I/PIC7MyO7ySwG/dopz0oAIKIwU= X-Mailgun-Sending-Ip: 69.72.42.2 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n03.prod.us-east-1.postgun.com with SMTP id 602e95f6e87943df30a4d40d (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Thu, 18 Feb 2021 16:29:42 GMT Sender: mdalam=codeaurora.org@mg.codeaurora.org Received: by smtp.codeaurora.org (Postfix, from userid 1001) id 46A06C43464; Thu, 18 Feb 2021 16:29:41 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-caf-mail-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.9 required=2.0 tests=ALL_TRUSTED,BAYES_00 autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.codeaurora.org (localhost.localdomain [127.0.0.1]) (using TLSv1 with cipher ECDHE-RSA-AES256-SHA (256/256 bits)) (No client certificate requested) (Authenticated sender: mdalam) by smtp.codeaurora.org (Postfix) with ESMTPSA id D71A4C433C6; Thu, 18 Feb 2021 16:29:39 +0000 (UTC) MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: 8bit Date: Thu, 18 Feb 2021 21:59:39 +0530 From: mdalam@codeaurora.org To: Miquel Raynal Cc: richard@nod.at, boris.brezillon@collabora.com, mani@kernel.org, krzk@kernel.org, linux-mtd@lists.infradead.org, linux-kernel@vger.kernel.org, sricharan@codeaurora.org Subject: Re: [PATCH] mtd: rawnand: qcom: update last code word register In-Reply-To: <20210218102019.44973727@xps13> References: <1613416602-1175-1-git-send-email-mdalam@codeaurora.org> <20210216091613.1d0e7470@xps13> <6f21a0cc139546c6351eb4e195dd43bd@codeaurora.org> <20210218102019.44973727@xps13> Message-ID: X-Sender: mdalam@codeaurora.org User-Agent: Roundcube Webmail/1.3.9 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2021-02-18 14:50, Miquel Raynal wrote: > Hello, > >> >> >> +/* helper to configure location register values */ >> >> +static void nandc_set_read_loc(struct nand_chip *chip, int cw, int >> reg, >> >> + int offset, int size, int is_last) >> > >> > You know cw, you have access to chip->ecc.steps, so you can derive by >> > yourself if is_last is set or not. No need to forward it through >> > function calls. >> >> >> This "is_last" is not for last code word, it will indicate the >> Location register "NAND_READ_LOCATION_n" last bit. > > Ok, I've mixed two things. Let's keep this boolean as it is for now and > just do the minimum changes to support the LOCATION_LAST_cw registers. > > Nevertheless, can't you calculate is_last from nandc_set_read_loc() ? > > I also think a bit of renaming (in a different patch) would be welcome > to avoid such confusions. > > Just to be clear: I think you should take a step back, and try to > simplify a bit this driver. I understand you know every character by > heart but with an external eye it's not that easy to understand what > you want to do and why: > - write small commits with a single, atomic change > - try to reduce the number of parameters when it is possible > - try to use meaningful names (is_last vs. LAST_CW) > - try to avoid extra indentation level when possible > > Sure , I will try to split these changes in multiple patches and re-pushed again. > [...] > >> >> @@ -1094,11 +1144,19 @@ static void > config_nand_page_read(struct >>> qcom_nand_controller *nandc) >> >> * before reading each codeword in NAND page. >> >> */ >> >> static void >> >> -config_nand_cw_read(struct qcom_nand_controller *nandc, bool use_ecc) >> >> +config_nand_cw_read(struct nand_chip *chip, bool use_ecc, int cw) >> >> { >> >> - if (nandc->props->is_bam) >> >> - write_reg_dma(nandc, NAND_READ_LOCATION_0, 4, >> >> - NAND_BAM_NEXT_SGL); >> >> + struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip); >> >> + struct nand_ecc_ctrl *ecc = &chip->ecc; >> >> + >> >> + if (nandc->props->is_bam) { >> >> + if (nandc->props->qpic_v2 && cw == (ecc->steps - 1)) >> >> + write_reg_dma(nandc, NAND_READ_LOCATION_LAST_CW_0, 4, >> >> + NAND_BAM_NEXT_SGL); >> >> + else >> >> + write_reg_dma(nandc, NAND_READ_LOCATION_0, 4, >> >> + NAND_BAM_NEXT_SGL); >> >> + } >> > >> > Same here, I am pretty sure we can abstract the complexity. >> > >> Here I did this because , i need pointer to struct nand_ecc_ctrl >> structure >> to access ecc->steps for CW comparison for last code word. cw == >> (ecc->steps - 1) >> >> So i think no separate patch needed for conversion of nanc-->chip. >> Please let me know if still separate patch needed for nanc-->chip >> conversion. > > I was talking about the extra indentation level. > > the "qpic_v2 && cv == ..." condition can be checked by write_reg_dma > directly. > > You could even introduce a helper returning the boolean value of which > register should be used. > > Regarding the use of nand_chip instead of nandc, if there are too many > changes involved, I prefer a separate patch. I will push separate patch for nandc to chip conversion. > >> >> >> >> write_reg_dma(nandc, NAND_FLASH_CMD, 1, NAND_BAM_NEXT_SGL); >> >> write_reg_dma(nandc, NAND_EXEC_CMD, 1, NAND_BAM_NEXT_SGL); >> >> @@ -1117,11 +1175,11 @@ config_nand_cw_read(struct >> qcom_nand_controller *nandc, bool use_ecc) >> >> * single codeword in page >> >> */ >> >> static void >> >> -config_nand_single_cw_page_read(struct qcom_nand_controller *nandc, >> >> - bool use_ecc) >> >> +config_nand_single_cw_page_read(struct nand_chip *chip, >> >> + bool use_ecc, int cw) >> >> { >> >> - config_nand_page_read(nandc); >> >> - config_nand_cw_read(nandc, use_ecc); >> >> + config_nand_page_read(chip); >> >> + config_nand_cw_read(chip, use_ecc, cw); >> >> } >> >> >> /* >> >> @@ -1205,7 +1263,7 @@ static int nandc_param(struct qcom_nand_host >> *host) >> >> nandc_set_reg(nandc, NAND_DEV_CMD_VLD_RESTORE, nandc->vld); >> >> } >> >> >> - nandc_set_read_loc(nandc, 0, 0, 512, 1); >> >> + nandc_set_read_loc(chip, 0, 0, 0, 512, 1); >> >> >> if (!nandc->props->qpic_v2) { >> >> write_reg_dma(nandc, NAND_DEV_CMD_VLD, 1, 0); >> >> @@ -1215,7 +1273,7 @@ static int nandc_param(struct qcom_nand_host >> *host) >> >> nandc->buf_count = 512; >> >> memset(nandc->data_buffer, 0xff, nandc->buf_count); >> >> >> - config_nand_single_cw_page_read(nandc, false); >> >> + config_nand_single_cw_page_read(chip, false, 0); >> >> >> read_data_dma(nandc, FLASH_BUF_ACC, nandc->data_buffer, >> >> nandc->buf_count, 0); >> >> @@ -1617,7 +1675,7 @@ qcom_nandc_read_cw_raw(struct mtd_info *mtd, >> struct nand_chip *chip, >> >> clear_bam_transaction(nandc); >> >> set_address(host, host->cw_size * cw, page); >> >> update_rw_regs(host, 1, true); >> >> - config_nand_page_read(nandc); >> >> + config_nand_page_read(chip); >> >> >> data_size1 = mtd->writesize - host->cw_size * (ecc->steps - 1); >> >> oob_size1 = host->bbm_size; >> >> @@ -1633,19 +1691,19 @@ qcom_nandc_read_cw_raw(struct mtd_info *mtd, >> struct nand_chip *chip, >> >> } >> >> >> if (nandc->props->is_bam) { >> >> - nandc_set_read_loc(nandc, 0, read_loc, data_size1, 0); >> >> + nandc_set_read_loc(chip, cw, 0, read_loc, data_size1, 0); >> >> read_loc += data_size1; >> >> >> - nandc_set_read_loc(nandc, 1, read_loc, oob_size1, 0); >> >> + nandc_set_read_loc(chip, cw, 1, read_loc, oob_size1, 0); >> >> read_loc += oob_size1; >> >> >> - nandc_set_read_loc(nandc, 2, read_loc, data_size2, 0); >> >> + nandc_set_read_loc(chip, cw, 2, read_loc, data_size2, 0); >> >> read_loc += data_size2; >> >> >> - nandc_set_read_loc(nandc, 3, read_loc, oob_size2, 1); >> >> + nandc_set_read_loc(chip, cw, 3, read_loc, oob_size2, 1); >> >> } >> >> >> - config_nand_cw_read(nandc, false); >> >> + config_nand_cw_read(chip, false, cw); >> >> >> read_data_dma(nandc, reg_off, data_buf, data_size1, 0); >> >> reg_off += data_size1; >> >> @@ -1856,7 +1914,7 @@ static int read_page_ecc(struct qcom_nand_host >> *host, u8 *data_buf, >> >> u8 *data_buf_start = data_buf, *oob_buf_start = oob_buf; >> >> int i, ret; >> >> >> - config_nand_page_read(nandc); >> >> + config_nand_page_read(chip); >> >> >> /* queue cmd descs for each codeword */ >> >> for (i = 0; i < ecc->steps; i++) { >> >> @@ -1873,18 +1931,16 @@ static int read_page_ecc(struct qcom_nand_host >> *host, u8 *data_buf, >> >> >> if (nandc->props->is_bam) { >> >> if (data_buf && oob_buf) { >> >> - nandc_set_read_loc(nandc, 0, 0, data_size, 0); >> >> - nandc_set_read_loc(nandc, 1, data_size, >> >> - oob_size, 1); >> >> + nandc_set_read_loc(chip, i, 0, 0, data_size, 0); >> >> + nandc_set_read_loc(chip, i, 1, data_size, oob_size, 1); >> >> } else if (data_buf) { >> >> - nandc_set_read_loc(nandc, 0, 0, data_size, 1); >> >> + nandc_set_read_loc(chip, i, 0, 0, data_size, 1); >> >> } else { >> >> - nandc_set_read_loc(nandc, 0, data_size, >> >> - oob_size, 1); >> >> + nandc_set_read_loc(chip, i, 0, data_size, oob_size, 1); >> >> } >> >> } >> >> >> - config_nand_cw_read(nandc, true); >> >> + config_nand_cw_read(chip, true, i); >> >> >> if (data_buf) >> >> read_data_dma(nandc, FLASH_BUF_ACC, data_buf, >> >> @@ -1946,7 +2002,7 @@ static int copy_last_cw(struct qcom_nand_host >> *host, int page) >> >> set_address(host, host->cw_size * (ecc->steps - 1), page); >> >> update_rw_regs(host, 1, true); >> >> >> - config_nand_single_cw_page_read(nandc, host->use_ecc); >> >> + config_nand_single_cw_page_read(chip, host->use_ecc, ecc->steps - >> 1); >> >> >> read_data_dma(nandc, FLASH_BUF_ACC, nandc->data_buffer, size, 0); >> >> > > Thanks, >> > Miquèl > > Thanks, > Miquèl