Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp1822411pxb; Mon, 22 Feb 2021 11:48:53 -0800 (PST) X-Google-Smtp-Source: ABdhPJw3b8pnIs79ItYxqTODzpbSh70XROrSrllLJb12v8GcsMpCUWaHApQVeBpMBnKs0szaxLwP X-Received: by 2002:a05:6402:26c7:: with SMTP id x7mr24647596edd.24.1614023333421; Mon, 22 Feb 2021 11:48:53 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1614023333; cv=none; d=google.com; s=arc-20160816; b=bldbzx5lVa+2q3GRijT0dXkeS2HrYLmL8WxVTYwasL6WmAzQpZHkwQDOEReaZUryhO YPmteqXk4qO54/XJQy6rSSTymd3DD2fqK3P5LZOSH2D1bqVnmW8BUt4DIazb6DYBW/Ta HoXckp2Mdv6H6i4sImQ16qTE9y4jWZnEFqm/9BvwFxjT+q420y/2ZhdN3P1pcqA+sxlH nnqAYiPP6sKTadAa+9QJM7ndwPaJDkmIl0Q4XYUKHpZsNQG8HWr5jtI5Sz5JBapaveaq Gk0PURyYFc23TIWdpFihpyl+GqLrSrbqeNtC2VYV5sV0Kwzy3zc396zpWbayVUxBBE9F foAA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=Evty3EqtNFXrCChWGVnuPGdCCUmVeyHW6LmrI2oBO7s=; b=V4iJVS1V86IRS0+8x941owkuFV1+/OVpgYEB9fJ6r3elClnWehUxHVzmnPVVxnKXPe ZuoP74nUA6Q1Or3CdNXvf01OPWrBYNPbXwqsr2g5nd5gxxEaEgPnSyl5WGStW9FTw1IE wJH1GJhh1HU4QueWmSApDzU0GgVSQR+8QVe3dwKflndYjWUU86k7uxQG3RT1x8k6qLVp ut3zmjJh2ctT0Cqi1eLBWRm1SW8zNDnUR9ctJcxntRUUZCXYuz8adO8IhXRtcK+zwSUA fWifhgbvumVR4osi120kUw39tjcdpTWQ+sppjU/TowRhOaqQ+pvojC7a4ouk++5f9Arm BZog== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=Zh0wiZi1; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id gn28si11643536ejc.636.2021.02.22.11.48.29; Mon, 22 Feb 2021 11:48:53 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=Zh0wiZi1; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231326AbhBVTo3 (ORCPT + 99 others); Mon, 22 Feb 2021 14:44:29 -0500 Received: from mail.kernel.org ([198.145.29.99]:55062 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233263AbhBVTnk (ORCPT ); Mon, 22 Feb 2021 14:43:40 -0500 Received: by mail.kernel.org (Postfix) with ESMTPSA id D0A9D64E41; Mon, 22 Feb 2021 19:42:20 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1614022941; bh=bkKKvMFpdLoerSiEbf1UVnm7NLJKTpEQ8RK9o47v8pw=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Zh0wiZi1sUOdGyT2pTvT5+XwhW+5nzVSOlGrMGyQgwjKWvUVoH/9NKMTN/J08cEiu LYiMhBE1TUr9z1+76aARN43wsCsIxe2R3glfd7NWUWMA+laDA5OVzqwBq0nrvlMdsP 8IfL9GhxsKLcDf/0UR45CnCVEGwWvq8TQXr0tkDYF7lrA1EknEzRLh7IkKFUl/xUXI XqFhVALgrLA0V/rhdd0XSLZrj5U5UPEJZBtb2XrqUzHZhtA02gjQBSpMLwJCc0O5Sv ilwwr8EOFJqJApSOI7KwtDj75H2SFV2EMcIa/7ppnNUd3xII0GtDv0dTlK8BIg0sH4 BRzDJAKpw20AA== Received: by pali.im (Postfix) id E4B72FC2; Mon, 22 Feb 2021 20:42:17 +0100 (CET) From: =?UTF-8?q?Pali=20Roh=C3=A1r?= To: Gregory Clement , Andrew Lunn , Michael Turquette , Stephen Boyd , linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org Cc: =?UTF-8?q?Marek=20Beh=C3=BAn?= , Miquel Raynal , Tomasz Maciej Nowak , Luka Perkov , Andre Heider , Vladimir Vid , Russell King , =?UTF-8?q?G=C3=A9rald=20Kerma?= , Konstantin Porotchkin Subject: [PATCH mvebu v3 06/10] clk: mvebu: armada-37xx-periph: Fix workaround for switching from L1 to L0 Date: Mon, 22 Feb 2021 20:41:54 +0100 Message-Id: <20210222194158.12342-7-pali@kernel.org> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20210222194158.12342-1-pali@kernel.org> References: <20210114124032.12765-1-pali@kernel.org> <20210222194158.12342-1-pali@kernel.org> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org When CPU frequency is at 250 MHz and set_rate() is called with 500 MHz (L1) quickly followed by a call with 1 GHz (L0), the CPU does not necessarily stay in L1 for at least 20ms as is required by Marvell errata. This situation happens frequently with the ondemand cpufreq governor and can be also reproduced with userspace governor. In most cases it causes CPU to crash. This change fixes the above issue and ensures that the CPU always stays in L1 for at least 20ms when switching from any state to L0. Signed-off-by: Marek Behún Signed-off-by: Pali Rohár Acked-by: Stephen Boyd Tested-by: Tomasz Maciej Nowak Tested-by: Anders Trier Olesen Tested-by: Philip Soares Fixes: 61c40f35f5cd ("clk: mvebu: armada-37xx-periph: Fix switching CPU rate from 300Mhz to 1.2GHz") Cc: stable@vger.kernel.org --- drivers/clk/mvebu/armada-37xx-periph.c | 45 ++++++++++++++++++++++---- 1 file changed, 39 insertions(+), 6 deletions(-) diff --git a/drivers/clk/mvebu/armada-37xx-periph.c b/drivers/clk/mvebu/armada-37xx-periph.c index b15e177bea7e..32ac6b6b7530 100644 --- a/drivers/clk/mvebu/armada-37xx-periph.c +++ b/drivers/clk/mvebu/armada-37xx-periph.c @@ -84,6 +84,7 @@ struct clk_pm_cpu { void __iomem *reg_div; u8 shift_div; struct regmap *nb_pm_base; + unsigned long l1_expiration; }; #define to_clk_double_div(_hw) container_of(_hw, struct clk_double_div, hw) @@ -504,22 +505,52 @@ static long clk_pm_cpu_round_rate(struct clk_hw *hw, unsigned long rate, * 2. Sleep 20ms for stabling VDD voltage * 3. Then switch from L1 (500/600 MHz) to L0 (1000/1200 MHz). */ -static void clk_pm_cpu_set_rate_wa(unsigned long rate, struct regmap *base) +static void clk_pm_cpu_set_rate_wa(struct clk_pm_cpu *pm_cpu, + unsigned int new_level, unsigned long rate, + struct regmap *base) { unsigned int cur_level; - if (rate < 1000 * 1000 * 1000) - return; - regmap_read(base, ARMADA_37XX_NB_CPU_LOAD, &cur_level); cur_level &= ARMADA_37XX_NB_CPU_LOAD_MASK; - if (cur_level <= ARMADA_37XX_DVFS_LOAD_1) + + if (cur_level == new_level) + return; + + /* + * System wants to go to L1 on its own. If we are going from L2/L3, + * remember when 20ms will expire. If from L0, set the value so that + * next switch to L0 won't have to wait. + */ + if (new_level == ARMADA_37XX_DVFS_LOAD_1) { + if (cur_level == ARMADA_37XX_DVFS_LOAD_0) + pm_cpu->l1_expiration = jiffies; + else + pm_cpu->l1_expiration = jiffies + msecs_to_jiffies(20); return; + } + + /* + * If we are setting to L2/L3, just invalidate L1 expiration time, + * sleeping is not needed. + */ + if (rate < 1000*1000*1000) + goto invalidate_l1_exp; + + /* + * We are going to L0 with rate >= 1GHz. Check whether we have been at + * L1 for long enough time. If not, go to L1 for 20ms. + */ + if (pm_cpu->l1_expiration && jiffies >= pm_cpu->l1_expiration) + goto invalidate_l1_exp; regmap_update_bits(base, ARMADA_37XX_NB_CPU_LOAD, ARMADA_37XX_NB_CPU_LOAD_MASK, ARMADA_37XX_DVFS_LOAD_1); msleep(20); + +invalidate_l1_exp: + pm_cpu->l1_expiration = 0; } static int clk_pm_cpu_set_rate(struct clk_hw *hw, unsigned long rate, @@ -553,7 +584,9 @@ static int clk_pm_cpu_set_rate(struct clk_hw *hw, unsigned long rate, reg = ARMADA_37XX_NB_CPU_LOAD; mask = ARMADA_37XX_NB_CPU_LOAD_MASK; - clk_pm_cpu_set_rate_wa(rate, base); + /* Apply workaround when base CPU frequency is 1000 or 1200 MHz */ + if (parent_rate >= 1000*1000*1000) + clk_pm_cpu_set_rate_wa(pm_cpu, load_level, rate, base); regmap_update_bits(base, reg, mask, load_level); -- 2.20.1