Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp2270750pxb; Tue, 23 Feb 2021 02:59:41 -0800 (PST) X-Google-Smtp-Source: ABdhPJzKt2rx2knutjUd7z6G6u7pi+OxZKheA7kfePsgiGf1+RcXBzlOG+1LG87LyncgZK4w91d7 X-Received: by 2002:a17:907:7781:: with SMTP id ky1mr24825177ejc.255.1614077980913; Tue, 23 Feb 2021 02:59:40 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1614077980; cv=none; d=google.com; s=arc-20160816; b=k1ZxvOtpSOWjivt5kn+bq9K7LKrTJpdwxZWgDTnrKkJtXJkptm88vWH8p14oefbXjs 8s9N2zBqXoYmK9gEAw3O8mypRBecn4UT6oexwz0Uvl5wLhCIUwQwlCBB0nhrbG9eAQSp 0VVOy6L7kRfjNK+n7qSzJsPo14Tp8ScVsWu6BSq5lmTw1UsjkCwWlB/thz4g1VqDuLYo d+sDQb8o+97qrZU/rbHCMXQwcdH09XvBqwbwbkAHt8LUgnzS7kCOiNtjI4MsrHfJA1Oo MMAv7Mu2/qh2pq0POxKDYwD6y7bJRx24G61Ox0oiEuY4UPJ9t+gg6g8jO7B51tuZU5F7 UlvQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=zHNnDPbHtTdca+SPUZ6loQoZ2lwM0oSXwE6nW51zzq0=; b=1F8Qie8eekmvGc4cXLjhwS2XMV9F5Ly0iRbX8RPCApXGwP3ng+1EkEgHOfD6gaas67 Z4jTf8N6OqH5exo9iOFwUiFO0vRFga9rXNkcDr63GBGIX5rBR1j5AE3+M/b8nvrfV4Lo E63or1mgus7jtR5ttmhBKrF0ufURevJ8LIkpzzyD1s9VXQVxu2eTBNl6XCAtfkTZ4UTn fYeyt2lirImOGztGTkfkNbgwQhBk6nly2GLmb47pSBK9m/mrXSdbEiULA56lad2SuEWP PmmaNUntDCpucHdfrfy9TAStlA+OXt0yNsvo9O0PHGK5jvgEUHH17afBMJFAnuV5FsJk AOhQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id j15si14208925ejs.722.2021.02.23.02.59.16; Tue, 23 Feb 2021 02:59:40 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232315AbhBWKzt (ORCPT + 99 others); Tue, 23 Feb 2021 05:55:49 -0500 Received: from gloria.sntech.de ([185.11.138.130]:57504 "EHLO gloria.sntech.de" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232181AbhBWKzQ (ORCPT ); Tue, 23 Feb 2021 05:55:16 -0500 Received: from ip5f5aa64a.dynamic.kabel-deutschland.de ([95.90.166.74] helo=diego.localnet) by gloria.sntech.de with esmtpsa (TLS1.3:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.92) (envelope-from ) id 1lEVKp-0000KT-FJ; Tue, 23 Feb 2021 11:54:31 +0100 From: Heiko =?ISO-8859-1?Q?St=FCbner?= To: Elaine Zhang , sboyd@kernel.org, Johan Jonker Cc: huangtao@rock-chips.com, linux-kernel@vger.kernel.org, kever.yang@rock-chips.com, linux-rockchip@lists.infradead.org, tony.xie@rock-chips.com, finley.xiao@rock-chips.com, linux-arm-kernel@lists.infradead.org, linux-clk@vger.kernel.org, cl@rock-chips.com Subject: Re: [PATCH v1 1/4] dt-bindings: add bindings for rk3568 clock controller Date: Tue, 23 Feb 2021 11:54:30 +0100 Message-ID: <6385562.anssfa2V6d@diego> In-Reply-To: References: <20210223095352.11544-1-zhangqing@rock-chips.com> <20210223095352.11544-2-zhangqing@rock-chips.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7Bit Content-Type: text/plain; charset="us-ascii" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Am Dienstag, 23. Februar 2021, 11:50:25 CET schrieb Johan Jonker: > Hi Elaine, > > This is a new document. > Could you convert rockchip,rk3568-cru.txt to yaml? I'll definitly second that wish for a conversion to yaml. Having the ability to check devicetrees for correctness is quite helpful :-) Heiko > To get an acked-by you must include: > > robh+dt@kernel.org > devicetree@vger.kernel.org > > ./scripts/get_maintainer.pl --noroles --norolestats --nogit-fallback > --nogit > > Your patch should show up here after filtering: > https://patchwork.ozlabs.org/project/devicetree-bindings/list/ > > Check with: > > make ARCH=arm64 dt_binding_check > DT_SCHEMA_FILES=Documentation/devicetree/bindings/pinctrl/rockchip,rk3568-cru.yaml > > make ARCH=arm64 dtbs_check > DT_SCHEMA_FILES=Documentation/devicetree/bindings/pinctrl/rockchip,rk3568-cru.yaml > > ./scripts/checkpatch.pl --strict > > > On 2/23/21 10:53 AM, Elaine Zhang wrote: > > Add devicetree bindings for Rockchip cru which found on > > Rockchip SoCs. > > > > Signed-off-by: Elaine Zhang > > --- > > .../bindings/clock/rockchip,rk3568-cru.txt | 66 +++++++++++++++++++ > > 1 file changed, 66 insertions(+) > > create mode 100644 Documentation/devicetree/bindings/clock/rockchip,rk3568-cru.txt > > > > diff --git a/Documentation/devicetree/bindings/clock/rockchip,rk3568-cru.txt b/Documentation/devicetree/bindings/clock/rockchip,rk3568-cru.txt > > new file mode 100644 > > index 000000000000..b1119aecb7c7 > > --- /dev/null > > +++ b/Documentation/devicetree/bindings/clock/rockchip,rk3568-cru.txt > > @@ -0,0 +1,66 @@ > > +* Rockchip RK3568 Clock and Reset Unit > > + > > +The RK3568 clock controller generates and supplies clock to various > > +controllers within the SoC and also implements a reset controller for SoC > > +peripherals. > > + > > +Required Properties: > > + > > +- compatible: PMU for CRU should be "rockchip,rk3568-pmucru" > > +- compatible: CRU should be "rockchip,rk3568-cru" > > +- reg: physical base address of the controller and length of memory mapped > > + region. > > +- #clock-cells: should be 1. > > +- #reset-cells: should be 1. > > + > > +Optional Properties: > > + > > +- rockchip,grf: phandle to the syscon managing the "general register files" > > + If missing, pll rates are not changeable, due to the missing pll lock status. > > + > > +Each clock is assigned an identifier and client nodes can use this identifier > > +to specify the clock which they consume. All available clocks are defined as > > +preprocessor macros in the dt-bindings/clock/rk3568-cru.h headers and can be > > +used in device tree sources. Similar macros exist for the reset sources in > > +these files. > > + > > +External clocks: > > + > > +There are several clocks that are generated outside the SoC. It is expected > > +that they are defined using standard clock bindings with following > > +clock-output-names: > > + - "xin24m" - crystal input - required, > > + - "xin32k" - rtc clock - optional, > > + - "i2sx_mclkin" - external I2S clock - optional, > > + - "xin_osc0_usbphyx_g" - external USBPHY clock - optional, > > + - "xin_osc0_mipidsiphyx_g" - external MIPIDSIPHY clock - optional, > > + > > +Example: Clock controller node: > > + > > + pmucru: clock-controller@fdd00000 { > > + compatible = "rockchip,rK3568-pmucru"; > > + reg = <0x0 0xfdd00000 0x0 0x1000>; > > + #clock-cells = <1>; > > + #reset-cells = <1>; > > + }; > > + > > + cru: clock-controller@fdd20000 { > > + compatible = "rockchip,rK3568-cru"; > > + reg = <0x0 0xfdd20000 0x0 0x1000>; > > + rockchip,grf = <&grf>; > > + #clock-cells = <1>; > > + #reset-cells = <1>; > > + }; > > + > > +Example: UART controller node that consumes the clock generated by the clock > > + controller: > > + > > + uart1: serial@fe650000 { > > + compatible = "rockchip,rK3568-uart", "snps,dw-apb-uart"; > > + reg = <0x0 0xfe650000 0x0 0x100>; > > + interrupts = ; > > + reg-shift = <2>; > > + reg-io-width = <4>; > > + clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; > > + clock-names = "baudclk", "apb_pclk"; > > + }; > > > >