Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp273580pxb; Thu, 25 Feb 2021 02:02:40 -0800 (PST) X-Google-Smtp-Source: ABdhPJz+eU/ObCBCRuBF0gcJuomOODSITU6CdEqFVS5eTLxfdc7NntOhrERq9TlnWKv6oLMxBQ1m X-Received: by 2002:a50:9fab:: with SMTP id c40mr2040973edf.266.1614247360218; Thu, 25 Feb 2021 02:02:40 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1614247360; cv=none; d=google.com; s=arc-20160816; b=B8RF58XSKJm2eb57AACEw+KJ7pZHiSW9aaTbhY+s3ozu6VZtRJ0H0WpDZEM0aRDqfQ YlK5Zh8H7umLgNnrmXTlGJXawS/PO5TK5bvh3k1O8FNHolyXmojXkbY5Jm4/FDb7bB+b r/YfisEQok0Hg5sDJcuVGNBhU8fkves3aMwkTxcThXsd1aLN0bkqBh2W4HecmRvNpyk0 OAlOuPmwlwk9dpISi6kg+YzK8mbv5Z5yxvRHnPoSN0kjKg/kd4arkXhbB15/n0tubt+H DWHOJMBf5x6Repp4gnO4rSHMvXGoiHyuUMeAkAek9fCoPrnKsQPNTYhprkNpGluAZh3e ziWg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:dkim-signature; bh=iTGwsVpnvKzAUy15Jjm3aoeFz4EJtrGCaKbqQOzZHsg=; b=hPK6t3c4t+/cV57wWpQu6vIvrAgsCcxdlBzTKYwAWegjvk1HkVcKYO4YlakeT65P9u phjtEt1Nwz5n0CtYxAJtk+WByHPx9JTqQmMcNgELKHnF70tNHtslqxBXWHIrQ5v9Xbud 8l+BqDleg7NiBHsRD2w9OUVCTkjRc6p69jmZZLhn5tzPVhTAH5s0a4bbmP9Pfo425bsS yBwzAu7ipZHsp6qznnDFZkMbnTQWzlaxgKhb/vvwauVi83kivQooySIu6szKOhwRpXI/ 7+TBZvdG8QIiwG+hajLjkiS3Em/4XbVSkpoj4OglBCDeqTWqdDiTmhJLdH/kfHrMa8S9 VU5Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=tz0E7Zqf; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id v8si3188101ejy.237.2021.02.25.02.02.08; Thu, 25 Feb 2021 02:02:40 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=tz0E7Zqf; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235096AbhBYJwY (ORCPT + 99 others); Thu, 25 Feb 2021 04:52:24 -0500 Received: from esa.microchip.iphmx.com ([68.232.153.233]:37923 "EHLO esa.microchip.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S235046AbhBYJv5 (ORCPT ); Thu, 25 Feb 2021 04:51:57 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1614246716; x=1645782716; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=NAuOKRTiw8C34HmGxXDA1hp/tupwEHwk+h9sYfc99Kw=; b=tz0E7ZqfK+3vhtpyhzQxAfByn3zb7NTI/4kgpuClc9ETtG7ojk5EXg0J fm3MWxYra1MxVBjVPELsUUX/RB44RZi4pNGwj0K0+UllriIaysxK2YG5r qG2FhvBXSxG1Vqag8nQimP48eVBxv1mMjSkBZ3nus/Bq5g1Uf9VKadrsG P7FlULkD5Cv298b/i8ra3S5/+GuDXOu5a5HyjE5xhoz6cw0fgpmDWYTol 2Xgk4zM9uwEC2uvnxfmsfZusWB0LhGoxDzgQxKNwLFha2GWhgRpPo6Shn 6b14zWtsOLGZ8tKvwI4cIKangEDUcWeY+vFZxd0Ncg7jRTtn7+dRkBO1h Q==; IronPort-SDR: YEZ/n47lc8nHL3jMoG+bWwh7qTMc8gtlrDlMLvBHhsqSy+pNUquBDOslm9YIBhJ6Wx4ViPsX4s KQvgwJwHazOAF9Dwmjd6XMe4+bUUkXrq4jq2isyhwnqH7Q+lfqQ+/LnPPwzlpv/ZKRDQmnVgI1 K/oewy4OA/uO9GSB69RXz6pPS+oOBW8v639hlSu/lKEjatBSe9zK51q96zT4bDA9HuRd+pz+5P f05rIdIFOvKl43bSgA2LNjEg6WY/wtYfMxjxayp6OAS4IHerrZIxzIDfZhGrBOobIIuRGF8C/3 kZE= X-IronPort-AV: E=Sophos;i="5.81,205,1610434800"; d="scan'208";a="111073790" Received: from smtpout.microchip.com (HELO email.microchip.com) ([198.175.253.82]) by esa3.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 25 Feb 2021 02:50:20 -0700 Received: from chn-vm-ex01.mchp-main.com (10.10.85.143) by chn-vm-ex01.mchp-main.com (10.10.85.143) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1979.3; Thu, 25 Feb 2021 02:50:20 -0700 Received: from mchp-dev-shegelun.microchip.com (10.10.115.15) by chn-vm-ex01.mchp-main.com (10.10.85.143) with Microsoft SMTP Server id 15.1.1979.3 via Frontend Transport; Thu, 25 Feb 2021 02:50:18 -0700 From: Steen Hegelund To: Philipp Zabel CC: Steen Hegelund , Andrew Lunn , Microchip Linux Driver Support , Alexandre Belloni , Gregory Clement , , Subject: [PATCH v6 2/3] reset: mchp: sparx5: add switch reset driver Date: Thu, 25 Feb 2021 10:50:04 +0100 Message-ID: <20210225095005.1510846-3-steen.hegelund@microchip.com> X-Mailer: git-send-email 2.30.0 In-Reply-To: <20210225095005.1510846-1-steen.hegelund@microchip.com> References: <20210225095005.1510846-1-steen.hegelund@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The Sparx5 Switch SoC has a number of components that can be reset indiviually, but at least the Switch Core needs to be in a well defined state at power on, when any of the Sparx5 drivers starts to access the Switch Core, this reset driver is available. The reset driver is loaded early via the postcore_initcall interface, and will then be available for the other Sparx5 drivers (SGPIO, SwitchDev etc) that are loaded next, and the first of them to be loaded can perform the one-time Switch Core reset that is needed. The driver has protection so that the system busses, DDR controller, PCI-E and ARM A53 CPU and a few other subsystems are not touched by the reset. Signed-off-by: Steen Hegelund --- drivers/reset/Kconfig | 8 ++ drivers/reset/Makefile | 1 + drivers/reset/reset-microchip-sparx5.c | 151 +++++++++++++++++++++++++ 3 files changed, 160 insertions(+) create mode 100644 drivers/reset/reset-microchip-sparx5.c diff --git a/drivers/reset/Kconfig b/drivers/reset/Kconfig index 71ab75a46491..05c240c47a8a 100644 --- a/drivers/reset/Kconfig +++ b/drivers/reset/Kconfig @@ -101,6 +101,14 @@ config RESET_LPC18XX help This enables the reset controller driver for NXP LPC18xx/43xx SoCs. +config RESET_MCHP_SPARX5 + bool "Microchip Sparx5 reset driver" + depends on HAS_IOMEM || COMPILE_TEST + default y if SPARX5_SWITCH + select MFD_SYSCON + help + This driver supports switch core reset for the Microchip Sparx5 SoC. + config RESET_MESON tristate "Meson Reset Driver" depends on ARCH_MESON || COMPILE_TEST diff --git a/drivers/reset/Makefile b/drivers/reset/Makefile index 1054123fd187..341fd9ab4bf6 100644 --- a/drivers/reset/Makefile +++ b/drivers/reset/Makefile @@ -15,6 +15,7 @@ obj-$(CONFIG_RESET_IMX7) += reset-imx7.o obj-$(CONFIG_RESET_INTEL_GW) += reset-intel-gw.o obj-$(CONFIG_RESET_LANTIQ) += reset-lantiq.o obj-$(CONFIG_RESET_LPC18XX) += reset-lpc18xx.o +obj-$(CONFIG_RESET_MCHP_SPARX5) += reset-microchip-sparx5.o obj-$(CONFIG_RESET_MESON) += reset-meson.o obj-$(CONFIG_RESET_MESON_AUDIO_ARB) += reset-meson-audio-arb.o obj-$(CONFIG_RESET_NPCM) += reset-npcm.o diff --git a/drivers/reset/reset-microchip-sparx5.c b/drivers/reset/reset-microchip-sparx5.c new file mode 100644 index 000000000000..36f00ef68f0d --- /dev/null +++ b/drivers/reset/reset-microchip-sparx5.c @@ -0,0 +1,151 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* Microchip Sparx5 Switch Reset driver + * + * Copyright (c) 2020 Microchip Technology Inc. and its subsidiaries. + * + * The Sparx5 Chip Register Model can be browsed at this location: + * https://github.com/microchip-ung/sparx-5_reginfo + */ +#include +#include +#include +#include +#include +#include + +#define PROTECT_REG 0x84 +#define PROTECT_BIT BIT(10) +#define SOFT_RESET_REG 0x00 +#define SOFT_RESET_BIT BIT(1) + +struct mchp_reset_context { + struct regmap *cpu_ctrl; + struct regmap *gcb_ctrl; + struct reset_controller_dev rcdev; +}; + +static struct regmap_config sparx5_reset_regmap_config = { + .reg_bits = 32, + .val_bits = 32, + .reg_stride = 4, +}; + +static int sparx5_switch_reset(struct reset_controller_dev *rcdev, + unsigned long id) +{ + struct mchp_reset_context *ctx = + container_of(rcdev, struct mchp_reset_context, rcdev); + u32 val; + + /* Make sure the core is PROTECTED from reset */ + regmap_update_bits(ctx->cpu_ctrl, PROTECT_REG, PROTECT_BIT, PROTECT_BIT); + + /* Start soft reset */ + regmap_write(ctx->gcb_ctrl, SOFT_RESET_REG, SOFT_RESET_BIT); + + /* Wait for soft reset done */ + return regmap_read_poll_timeout(ctx->gcb_ctrl, SOFT_RESET_REG, val, + (val & SOFT_RESET_BIT) == 0, + 1, 100); +} + +static const struct reset_control_ops sparx5_reset_ops = { + .reset = sparx5_switch_reset, +}; + +static int mchp_sparx5_map_syscon(struct platform_device *pdev, char *name, + struct regmap **target) +{ + struct device_node *syscon_np; + struct regmap *regmap; + int err; + + syscon_np = of_parse_phandle(pdev->dev.of_node, name, 0); + if (!syscon_np) + return -ENODEV; + regmap = syscon_node_to_regmap(syscon_np); + of_node_put(syscon_np); + if (IS_ERR(regmap)) { + err = PTR_ERR(regmap); + dev_err(&pdev->dev, "No '%s' map: %d\n", name, err); + return err; + } + *target = regmap; + return 0; +} + +static int mchp_sparx5_map_io(struct platform_device *pdev, char *name, + struct regmap **target) +{ + struct resource *res; + struct regmap *map; + void __iomem *mem; + + res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name); + if (!res) { + dev_err(&pdev->dev, "No '%s' resource\n", name); + return -ENODEV; + } + mem = devm_ioremap(&pdev->dev, res->start, res->end - res->start + 1); + if (!mem) { + dev_err(&pdev->dev, "Could not map '%s' resource\n", name); + return -ENXIO; + } + sparx5_reset_regmap_config.name = res->name; + map = devm_regmap_init_mmio(&pdev->dev, mem, &sparx5_reset_regmap_config); + if (IS_ERR(map)) + return PTR_ERR(map); + *target = map; + return 0; +} + +static int mchp_sparx5_reset_probe(struct platform_device *pdev) +{ + struct device_node *dn = pdev->dev.of_node; + struct mchp_reset_context *ctx; + int err; + + ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL); + if (!ctx) + return -ENOMEM; + + err = mchp_sparx5_map_syscon(pdev, "cpu-syscon", &ctx->cpu_ctrl); + if (err) + return err; + err = mchp_sparx5_map_io(pdev, "gcb", &ctx->gcb_ctrl); + if (err) + return err; + + ctx->rcdev.owner = THIS_MODULE; + ctx->rcdev.nr_resets = 1; + ctx->rcdev.ops = &sparx5_reset_ops; + ctx->rcdev.of_node = dn; + + return devm_reset_controller_register(&pdev->dev, &ctx->rcdev); +} + +static const struct of_device_id mchp_sparx5_reset_of_match[] = { + { + .compatible = "microchip,sparx5-switch-reset", + }, + { } +}; + +static struct platform_driver mchp_sparx5_reset_driver = { + .probe = mchp_sparx5_reset_probe, + .driver = { + .name = "sparx5-switch-reset", + .of_match_table = mchp_sparx5_reset_of_match, + }, +}; + +static int __init mchp_sparx5_reset_init(void) +{ + return platform_driver_register(&mchp_sparx5_reset_driver); +} + +postcore_initcall(mchp_sparx5_reset_init); + +MODULE_DESCRIPTION("Microchip Sparx5 switch reset driver"); +MODULE_AUTHOR("Steen Hegelund "); +MODULE_LICENSE("Dual MIT/GPL"); -- 2.30.0