Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp706752pxb; Thu, 25 Feb 2021 12:59:41 -0800 (PST) X-Google-Smtp-Source: ABdhPJxJdMT+NXURujoWKMSBVbL2eNjcSjQk97pUQg6WZT5IdyaerVVoq+v/PxgUBmX44lRUEUi4 X-Received: by 2002:a50:d987:: with SMTP id w7mr5024702edj.350.1614286781045; Thu, 25 Feb 2021 12:59:41 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1614286781; cv=none; d=google.com; s=arc-20160816; b=RcdCwxIQNAfvd+7FGA+6hwkD12PSzB9hLcOIgbYjtFAdyYT2hEkrEI9nmvY0XFkRRs GKp62eovJWgwrLLC8kJtIodlm6m9IuCDV2Uhjp8Gd0QMJblPJJA+vJ+JNGkv0GevhyfK xAbQcHDKVFpdPKy3KnBCwlwyTFVH5gNxvE8hN3/XCopOAbNJyVjWJptJ9SSczYWZQtse Z8tDfYoiY0sFhEQ1di/XyrRasBeqe/GD7PAPrGreT52sji6vX3mFYoRU/NkGydaQIIki O7Sud4iVJzUgSzRAxDcjK9xsVPMvFJOzRvlBlIjTWOggl8FXdxykvXGoo5sbAjDCTDCe CEew== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:from:subject:references:mime-version :message-id:in-reply-to:date:reply-to:sender:dkim-signature; bh=iKJLs+velK3tbbbqG24O5VyKgRTy3wHLluGHdOvzpgU=; b=fcfPDDUvldzm+L635LjlSYpxukNIFNWe/772Nyyly3Slt0md3oKTTxR8QoTl0axolS N/8cs3ewVB50SqANLy6ZAi0N0zUJ6Rc97ws9ZevelcAzwrnVcWU0MpRqkmJc1D9rFOyS peIKZI0OzHnOa3Xub970opwHv3GT3glClvY7JvQtVB+P42tAsibgDWV1OaForW4p4Nvl gg+QOEjcFG5ybbgicbPTyFPRzt6QiB5d/5FjbonFLXt1VHClxlzyemRFoJ5Yj4+OTMoL GoZJxeI5tS7N7+sMFSjJG5pe7epJM7a9cukzb0PUhtzJkMPuIEmE/2FAlGmXqkBBMrm0 rotA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@google.com header.s=20161025 header.b=c16m5fP+; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id q1si4115296edn.100.2021.02.25.12.59.17; Thu, 25 Feb 2021 12:59:41 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@google.com header.s=20161025 header.b=c16m5fP+; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233578AbhBYU6k (ORCPT + 99 others); Thu, 25 Feb 2021 15:58:40 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:50576 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234212AbhBYUuN (ORCPT ); Thu, 25 Feb 2021 15:50:13 -0500 Received: from mail-yb1-xb4a.google.com (mail-yb1-xb4a.google.com [IPv6:2607:f8b0:4864:20::b4a]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id B4765C0611C1 for ; Thu, 25 Feb 2021 12:48:33 -0800 (PST) Received: by mail-yb1-xb4a.google.com with SMTP id g17so7639655ybh.4 for ; Thu, 25 Feb 2021 12:48:33 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20161025; h=sender:reply-to:date:in-reply-to:message-id:mime-version:references :subject:from:to:cc; bh=iKJLs+velK3tbbbqG24O5VyKgRTy3wHLluGHdOvzpgU=; b=c16m5fP+SpCoY8+Sz3VL1bRlpB0IOoWxnO0jmB37hGhNGm2KgtoNzrIye/2rFrSAt8 KhBU9Q9IloU6akt/33FAi29Elcb+fD7Ldf3WQWpKeayx/39ZbGeeLnVXYTOJqi+qjOJw xHGGweXg+BWHNZvy6ML1iAKUTK9y5c9Jv3NtsLgD+DV0ueb5W9MJX9OcMNIgBnFVfaVA 3FLemBZ0WblYjTtAa3Mxavr/gGaEvm+xn53jy2B6Vh8U2lQ4oMuxZvT6+4mGKVrtazWl KEMcpAI1Pf90DZIqpxlarn52e+A8PAZ8jDvKHd6UE7gd3oaRRVzp64/u/bnhYS0ovZwb sw7A== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:sender:reply-to:date:in-reply-to:message-id :mime-version:references:subject:from:to:cc; bh=iKJLs+velK3tbbbqG24O5VyKgRTy3wHLluGHdOvzpgU=; b=Z3BdBSzV2xeTzr3GFEsR531VXzfVsBywT7TqUyF2kgDxIfD3c5jflhU05hIVjjmVAQ IgEEpOzuPXcpq+RtBmfND69iXRxu4uFzbjXJanxbPTc/NZZwiQokgR3D1LPLP0Uv0ThU i5fWyIUS6InDIyg6fhYo2qY0evJjNFW5lqd84L1erpZV7CVNdxQl9n3vObZVJ2sGwFpP xZS018HSM9DyjIhru352vf3LfkyqPyq6s88we9oBoYx3dhBhJEi8iNyPhFv19IiGGyT6 KM7BblynQ9NSJ9w1BU2MUc6KxTrIsJJrgP4RBKwxVtZQcDqrm7wgRzguVlhTV4yO6KjR dHKA== X-Gm-Message-State: AOAM532krF1smwLy7n5l+XO8BooZPl4NaytLHyWasSpb4+HtDrrIwmTb 5SOJclmCuF3IqaTgpCDxHq284WJS8c0= Sender: "seanjc via sendgmr" X-Received: from seanjc798194.pdx.corp.google.com ([2620:15c:f:10:34c4:7c1d:f9ba:4576]) (user=seanjc job=sendgmr) by 2002:a25:482:: with SMTP id 124mr6891292ybe.315.1614286112926; Thu, 25 Feb 2021 12:48:32 -0800 (PST) Reply-To: Sean Christopherson Date: Thu, 25 Feb 2021 12:47:38 -0800 In-Reply-To: <20210225204749.1512652-1-seanjc@google.com> Message-Id: <20210225204749.1512652-14-seanjc@google.com> Mime-Version: 1.0 References: <20210225204749.1512652-1-seanjc@google.com> X-Mailer: git-send-email 2.30.1.766.gb4fecdf3b7-goog Subject: [PATCH 13/24] KVM: x86/mmu: Use MMIO SPTE bits 53 and 52 for the MMIO generation From: Sean Christopherson To: Paolo Bonzini Cc: Sean Christopherson , Vitaly Kuznetsov , Wanpeng Li , Jim Mattson , Joerg Roedel , kvm@vger.kernel.org, linux-kernel@vger.kernel.org, Ben Gardon Content-Type: text/plain; charset="UTF-8" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Use bits 53 and 52 for the MMIO generation now that they're not used to identify MMIO SPTEs. Signed-off-by: Sean Christopherson --- arch/x86/kvm/mmu/spte.c | 1 - arch/x86/kvm/mmu/spte.h | 8 ++++---- 2 files changed, 4 insertions(+), 5 deletions(-) diff --git a/arch/x86/kvm/mmu/spte.c b/arch/x86/kvm/mmu/spte.c index 3eaf143b7d12..cf0e20b34cd3 100644 --- a/arch/x86/kvm/mmu/spte.c +++ b/arch/x86/kvm/mmu/spte.c @@ -42,7 +42,6 @@ static u64 generation_mmio_spte_mask(u64 gen) u64 mask; WARN_ON(gen & ~MMIO_SPTE_GEN_MASK); - BUILD_BUG_ON((MMIO_SPTE_GEN_HIGH_MASK | MMIO_SPTE_GEN_LOW_MASK) & SPTE_TDP_AD_MASK); mask = (gen << MMIO_SPTE_GEN_LOW_SHIFT) & MMIO_SPTE_GEN_LOW_MASK; mask |= (gen << MMIO_SPTE_GEN_HIGH_SHIFT) & MMIO_SPTE_GEN_HIGH_MASK; diff --git a/arch/x86/kvm/mmu/spte.h b/arch/x86/kvm/mmu/spte.h index fd0a7911f098..bf4f49890606 100644 --- a/arch/x86/kvm/mmu/spte.h +++ b/arch/x86/kvm/mmu/spte.h @@ -65,11 +65,11 @@ static_assert(SPTE_TDP_AD_ENABLED_MASK == 0); #define SPTE_MMU_WRITEABLE (1ULL << (PT_FIRST_AVAIL_BITS_SHIFT + 1)) /* - * Due to limited space in PTEs, the MMIO generation is a 18 bit subset of + * Due to limited space in PTEs, the MMIO generation is a 20 bit subset of * the memslots generation and is derived as follows: * * Bits 0-8 of the MMIO generation are propagated to spte bits 3-11 - * Bits 9-17 of the MMIO generation are propagated to spte bits 54-62 + * Bits 9-19 of the MMIO generation are propagated to spte bits 52-62 * * The KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS flag is intentionally not included in * the MMIO generation number, as doing so would require stealing a bit from @@ -82,7 +82,7 @@ static_assert(SPTE_TDP_AD_ENABLED_MASK == 0); #define MMIO_SPTE_GEN_LOW_START 3 #define MMIO_SPTE_GEN_LOW_END 11 -#define MMIO_SPTE_GEN_HIGH_START PT64_SECOND_AVAIL_BITS_SHIFT +#define MMIO_SPTE_GEN_HIGH_START 52 #define MMIO_SPTE_GEN_HIGH_END 62 #define MMIO_SPTE_GEN_LOW_MASK GENMASK_ULL(MMIO_SPTE_GEN_LOW_END, \ @@ -94,7 +94,7 @@ static_assert(SPTE_TDP_AD_ENABLED_MASK == 0); #define MMIO_SPTE_GEN_HIGH_BITS (MMIO_SPTE_GEN_HIGH_END - MMIO_SPTE_GEN_HIGH_START + 1) /* remember to adjust the comment above as well if you change these */ -static_assert(MMIO_SPTE_GEN_LOW_BITS == 9 && MMIO_SPTE_GEN_HIGH_BITS == 9); +static_assert(MMIO_SPTE_GEN_LOW_BITS == 9 && MMIO_SPTE_GEN_HIGH_BITS == 11); #define MMIO_SPTE_GEN_LOW_SHIFT (MMIO_SPTE_GEN_LOW_START - 0) #define MMIO_SPTE_GEN_HIGH_SHIFT (MMIO_SPTE_GEN_HIGH_START - MMIO_SPTE_GEN_LOW_BITS) -- 2.30.1.766.gb4fecdf3b7-goog