Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp1491802pxb; Fri, 26 Feb 2021 12:07:50 -0800 (PST) X-Google-Smtp-Source: ABdhPJyhv8GhrmbwIa+AEXPqz4iooWFUqAvZVaN3vvKQjaf38OwcJD1qVYID/7cH8CDu0ZCLAa5Q X-Received: by 2002:a17:906:254e:: with SMTP id j14mr5202632ejb.452.1614370070698; Fri, 26 Feb 2021 12:07:50 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1614370070; cv=none; d=google.com; s=arc-20160816; b=gGE9KIEoGko9fD3XlmEWvUDx7/CmQy2zq6KctYvZxmysWlgmlu3Q1v/EF9ChT7nAcf bO8BXPWhaeAodxI1SRFeWTvB3YMkIbc5x17+FnuhrfCIL0LJtZK9GC1gA66KoNJe+UfL 6odRMhjiSQsql2YoMl7Iju5wzwwjSzUtDyLjQvQk31x4CW/VbuzajMB4R8aOaWQY0VqB f9cvu+2UpCzvkiuA3lcAX3a0f6qsed50PnlTV52Piy1NrHRBihHPJJbBRen2C0Kjv5jL hsaO5MpjJtvv28eZvduEpe1sZvDPRRQ7nvXfXdqwuBHUHlMPiGImsUJP8Brgp38N6VyT ZOWA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=mV/LymZSE44zQ2VgQ8HsKroJpcntXXfmog6E3UR1oZQ=; b=ryXRFhn3PpNiYJEn5z1V0uFdkB06/tsbsmnawVZ8uqswtgQNBgtb6HeoS+Z6BZWmDH MwWwps+ZTRjIymUdsg/iQxw8mrWlv//YPPNpWPZER1KawKJ9D2uVfFrASOQyVEor5STm AquqXYDXPIfCoB10tw/TqdO6V+5eOshJEW7OHTi/52QBVf7/uzqUqfC4+Zpsd0VDNoG7 1TvQ4ZLYkpB99ZjXcN0w+JMhljEDVZNG+j8toNhOB1yKOFrUPdNaWlOCvANdYzKdRc7E Qlnh3fKn+I2ushujwnsU0eZPtpqw2Xt4v/3X5lGDcU+XQ4AJuyH+BpXOOeipCZXceThW dOvQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id aj12si6232260ejc.93.2021.02.26.12.07.26; Fri, 26 Feb 2021 12:07:50 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230153AbhBZUFt (ORCPT + 99 others); Fri, 26 Feb 2021 15:05:49 -0500 Received: from relay01.th.seeweb.it ([5.144.164.162]:51247 "EHLO relay01.th.seeweb.it" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230084AbhBZUF3 (ORCPT ); Fri, 26 Feb 2021 15:05:29 -0500 Received: from localhost.localdomain (abab236.neoplus.adsl.tpnet.pl [83.6.165.236]) by m-r1.th.seeweb.it (Postfix) with ESMTPA id 0B2A71FABA; Fri, 26 Feb 2021 21:04:37 +0100 (CET) From: Konrad Dybcio To: phone-devel@vger.kernel.org Cc: ~postmarketos/upstreaming@lists.sr.ht, martin.botka@somainline.org, angelogioacchino.delregno@somainline.org, marijn.suijten@somainline.org, Konrad Dybcio , Andy Gross , Bjorn Andersson , Amit Kucheria , Zhang Rui , Daniel Lezcano , Rob Herring , linux-arm-msm@vger.kernel.org, linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH 03/41] arm64: dts: qcom: sdm630: Add MMCC node Date: Fri, 26 Feb 2021 21:03:33 +0100 Message-Id: <20210226200414.167762-4-konrad.dybcio@somainline.org> X-Mailer: git-send-email 2.30.1 In-Reply-To: <20210226200414.167762-1-konrad.dybcio@somainline.org> References: <20210226200414.167762-1-konrad.dybcio@somainline.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add MultiMedia Clock Controller node to allow for accessing and controlling Multimedia Subsystem clocks by their respective users. Signed-off-by: Konrad Dybcio --- arch/arm64/boot/dts/qcom/sdm630.dtsi | 28 ++++++++++++++++++++++++++++ 1 file changed, 28 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/sdm630.dtsi b/arch/arm64/boot/dts/qcom/sdm630.dtsi index 0dd838ef5d6e..e2cbe210048e 100644 --- a/arch/arm64/boot/dts/qcom/sdm630.dtsi +++ b/arch/arm64/boot/dts/qcom/sdm630.dtsi @@ -874,6 +874,34 @@ sdhc_1: sdhci@c0c4000 { status = "disabled"; }; + mmcc: clock-controller@c8c0000 { + compatible = "qcom,mmcc-sdm630"; + reg = <0x0c8c0000 0x40000>; + #clock-cells = <1>; + #reset-cells = <1>; + #power-domain-cells = <1>; + clock-names = "xo", + "sleep_clk", + "gpll0", + "gpll0_div", + "dsi0pll", + "dsi0pllbyte", + "dsi1pll", + "dsi1pllbyte", + "dp_link_2x_clk_divsel_five", + "dp_vco_divided_clk_src_mux"; + clocks = <&rpmcc RPM_SMD_XO_CLK_SRC>, + <&sleep_clk>, + <&gcc GCC_MMSS_GPLL0_CLK>, + <&gcc GCC_MMSS_GPLL0_DIV_CLK>, + <0>, + <0>, + <0>, + <0>, + <0>, + <0>; + }; + blsp1_dma: dma-controller@c144000 { compatible = "qcom,bam-v1.7.0"; reg = <0x0c144000 0x1f000>; -- 2.30.1