Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp1493411pxb; Fri, 26 Feb 2021 12:10:28 -0800 (PST) X-Google-Smtp-Source: ABdhPJy4Gq+scaurAakEz8g2U3tFdt9NrNIskj32MYqV9npuid3JrEKNWM0442MXQUQrDTXmx+av X-Received: by 2002:a17:906:7697:: with SMTP id o23mr5363003ejm.292.1614370227965; Fri, 26 Feb 2021 12:10:27 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1614370227; cv=none; d=google.com; s=arc-20160816; b=qSjlormhOXCz0GVlWo3I/Vs8a0nD7KGoUg0pW9WQJepP0tWfpjm9T/GEaINXmToe1n nNUrqPYhmuVDanV6zXqvUcKRrNM8od0Pbrd10dScmi7dPyElrHJvwF8thOsrNr0dEeME ALbrFT6vBCezfxMP+/sCFt8r+/mpw657gDF7dGtDeY6Xxl3sxQqkQtgxA6LyawsoVEpw o53vQLNtFDyUpXyKPFfCpr9hi9jj39HdpALL8pAyyPrfFu1rgXFEtCwSPxLdM7bo0R6z HHKySrgUnX4R+KWAaUWHYz4I/IFkveLAw7iaOde5pf7OqSseJRKBDaIbSSv6Km0/83GW Sjrg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=zp0djDnguEb3PWSj9DoYA4LQWPpuSJmW7Tvwa2kn354=; b=prxjRqyQl8MpDh63zwjyJJJCS2jf6oM4h/zYG+OiPgPGtxcoRCSTT3lWUr1A3Xe7vJ TcLwNegboLB+bJXLvAE5tCxZh/11QydVhas9DRgV1QdR7sZEXZGIfWeJ1SqG90qUfuga ekDVDg1AVqSbqGBg7MVRq3UMT/SLGJSZXHUrefN5PKLy/EuySvhLyDGqWmB+MxfJCmnj F/helqmkQbgbxIqwaloZCGZcQZEcA408ILJjVLUiPfv7pRn5YQg5XNWKXaxpQIGAlYKA zx30pABbQeFJ6ad6dXV2rP88lwAgVjxd1TO/B2oo6mA1Lwy5mYcO0xyXL+zDKLxb0pm6 8SKg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id p88si6665106edp.145.2021.02.26.12.10.05; Fri, 26 Feb 2021 12:10:27 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229622AbhBZUJE (ORCPT + 99 others); Fri, 26 Feb 2021 15:09:04 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:39004 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230333AbhBZUHS (ORCPT ); Fri, 26 Feb 2021 15:07:18 -0500 Received: from relay01.th.seeweb.it (relay01.th.seeweb.it [IPv6:2001:4b7a:2000:18::162]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 92AFAC061756 for ; Fri, 26 Feb 2021 12:05:30 -0800 (PST) Received: from localhost.localdomain (abab236.neoplus.adsl.tpnet.pl [83.6.165.236]) by m-r1.th.seeweb.it (Postfix) with ESMTPA id B1BCC1FADD; Fri, 26 Feb 2021 21:05:27 +0100 (CET) From: Konrad Dybcio To: phone-devel@vger.kernel.org Cc: ~postmarketos/upstreaming@lists.sr.ht, martin.botka@somainline.org, angelogioacchino.delregno@somainline.org, marijn.suijten@somainline.org, Konrad Dybcio , Andy Gross , Bjorn Andersson , Amit Kucheria , Zhang Rui , Daniel Lezcano , Rob Herring , linux-arm-msm@vger.kernel.org, linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH 12/41] arm64: dts: qcom: sdm630: Add GPU Clock Controller node Date: Fri, 26 Feb 2021 21:03:42 +0100 Message-Id: <20210226200414.167762-13-konrad.dybcio@somainline.org> X-Mailer: git-send-email 2.30.1 In-Reply-To: <20210226200414.167762-1-konrad.dybcio@somainline.org> References: <20210226200414.167762-1-konrad.dybcio@somainline.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: AngeloGioacchino Del Regno Add the GPU Clock Controller in SDM630 and keep it disabled by default. Signed-off-by: AngeloGioacchino Del Regno --- arch/arm64/boot/dts/qcom/sdm630.dtsi | 17 +++++++++++++++++ 1 file changed, 17 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/sdm630.dtsi b/arch/arm64/boot/dts/qcom/sdm630.dtsi index ed7d22aa734c..cc8589cb5095 100644 --- a/arch/arm64/boot/dts/qcom/sdm630.dtsi +++ b/arch/arm64/boot/dts/qcom/sdm630.dtsi @@ -4,6 +4,7 @@ */ #include +#include #include #include #include @@ -925,6 +926,22 @@ kgsl_smmu: iommu@5040000 { status = "disabled"; }; + gpucc: clock-controller@5065000 { + compatible = "qcom,gpucc-sdm630"; + #clock-cells = <1>; + #reset-cells = <1>; + #power-domain-cells = <1>; + reg = <0x05065000 0x9038>; + + clocks = <&xo_board>, + <&gcc GCC_GPU_GPLL0_CLK>, + <&gcc GCC_GPU_GPLL0_DIV_CLK>; + clock-names = "xo", + "gcc_gpu_gpll0_clk", + "gcc_gpu_gpll0_div_clk"; + status = "disabled"; + }; + lpass_smmu: iommu@5100000 { compatible = "qcom,sdm630-smmu-v2", "qcom,smmu-v2"; reg = <0x05100000 0x40000>; -- 2.30.1