Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp4010145pxb; Tue, 2 Mar 2021 04:36:58 -0800 (PST) X-Google-Smtp-Source: ABdhPJwvPeQACdyYZB/d+4j6mETOIll1KIY3lIotj8INofG/G41ZU3ClBOQMoSgbQYOrqZ/y/q3i X-Received: by 2002:a50:cdd1:: with SMTP id h17mr7355772edj.178.1614688617720; Tue, 02 Mar 2021 04:36:57 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1614688617; cv=none; d=google.com; s=arc-20160816; b=ae0J4FNvgo+G0+N5SgRxnW+0sKCDK75MUHkrG+YuMcv04LZSaETBklfSKn1MkhFUYg 7JsHxsHJsr35NDH97+xF+TPWWptfHYB51TFRhpkUCM5G9ZZHauN33Pr88JjuAECo016Z 1X0ZGPpXfc7kuHORSoUc9kMe6HBmX15CZgHl65lhCOpR2jFrc1tigmhLTA1MNDJCdXXC VlPmQKc2FhN8kiaJCWIYUWQCqYx+VQnrepwbmVJ9t/htv8qddoA40vns4LpW5kBFkhs+ GwHGkOSHiAuoxc4uFqxN/csrzLU7yVuAdeH8iaUcfX8hzACEQ1RYAFWTya/2xw80TOat e2ww== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=utEoQyDlRrK9B0+CBZ1i/d6099ErKisushcstjVYtZ0=; b=nXO3sQ+8dfCDVwKcLS0BzTPkaha65wB5CVYZ/JLBJYb1h/cX/rtLAkwfGZP+W5t6eB KsgVYqZecgznEzLyZ1lfaFENxIWB619fYSyTqD34VG0tCI2JLDTXmK0/qajD5FLQ92+i nbRQ+gRZWiZidzwSI5i0w2c7FjTLa2N3gQD18/0eqApx8H/HiTt9vACBDO/jjsX8S2VN k0gYXAKOSWtrFX8CEECz+oTyfm4PDdzY/EiV9Ad6VoDyKCeogLKtlcPhPWBxhvz/S4IJ JGP8jsc4JiIY9Hzoqr6TUScV4Kajyc3xtngu1SvL+DNsqac1Lw8vTv1owwruyVlme45q LCHg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=qgVS2TEU; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id z16si9043931edc.174.2021.03.02.04.36.32; Tue, 02 Mar 2021 04:36:57 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=qgVS2TEU; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1442985AbhCBCRi (ORCPT + 99 others); Mon, 1 Mar 2021 21:17:38 -0500 Received: from mail.kernel.org ([198.145.29.99]:55188 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S242315AbhCATo3 (ORCPT ); Mon, 1 Mar 2021 14:44:29 -0500 Received: by mail.kernel.org (Postfix) with ESMTPSA id 6800165192; Mon, 1 Mar 2021 17:11:12 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1614618672; bh=nHulc3qNJOD32dHhJbh76NFZMYWASY3FofVxMqXy6bU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=qgVS2TEUYbYcuuZ5Y5I9kjziW4z4b6ypb3QKFCCOClkHQFIALm68t2mRsQCNMSQGf y1mTiuN0FrHiM1l4n3CQSStbf3VDqGP76oXXijP3GSLUdzKev+zgf1bn98C+FnBeS9 TqNo8p+8FTT88MzI8Bpa6H360HYIBf70bfosIieA= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Maxime Ripard , Giulio Benetti , Sasha Levin Subject: [PATCH 5.10 175/663] drm/sun4i: tcon: fix inverted DCLK polarity Date: Mon, 1 Mar 2021 17:07:03 +0100 Message-Id: <20210301161150.445161377@linuxfoundation.org> X-Mailer: git-send-email 2.30.1 In-Reply-To: <20210301161141.760350206@linuxfoundation.org> References: <20210301161141.760350206@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Giulio Benetti [ Upstream commit 67f4aeb2b41a0629abde3794d463547f60b0cbdd ] During commit 88bc4178568b ("drm: Use new DRM_BUS_FLAG_*_(DRIVE|SAMPLE)_(POS|NEG)EDGE flags") DRM_BUS_FLAG_* macros have been changed to avoid ambiguity but just because of this ambiguity previous DRM_BUS_FLAG_PIXDATA_(POS/NEG)EDGE were used meaning _SAMPLE_ not _DRIVE_. This leads to DLCK inversion and need to fix but instead of swapping phase values, let's adopt an easier approach Maxime suggested: It turned out that bit 26 of SUN4I_TCON0_IO_POL_REG is dedicated to invert DCLK polarity and this makes things really easier than before. So let's handle DCLK polarity by adding SUN4I_TCON0_IO_POL_DCLK_DRIVE_NEGEDGE as bit 26 and activating according to bus_flags the same way it is done for all the other signals polarity. Fixes: 88bc4178568b ("drm: Use new DRM_BUS_FLAG_*_(DRIVE|SAMPLE)_(POS|NEG)EDGE flags") Suggested-by: Maxime Ripard Signed-off-by: Giulio Benetti Signed-off-by: Maxime Ripard Link: https://patchwork.freedesktop.org/patch/msgid/20210114081732.9386-1-giulio.benetti@benettiengineering.com Signed-off-by: Sasha Levin --- drivers/gpu/drm/sun4i/sun4i_tcon.c | 21 ++------------------- drivers/gpu/drm/sun4i/sun4i_tcon.h | 1 + 2 files changed, 3 insertions(+), 19 deletions(-) diff --git a/drivers/gpu/drm/sun4i/sun4i_tcon.c b/drivers/gpu/drm/sun4i/sun4i_tcon.c index 1e643bc7e786a..9f06dec0fc61d 100644 --- a/drivers/gpu/drm/sun4i/sun4i_tcon.c +++ b/drivers/gpu/drm/sun4i/sun4i_tcon.c @@ -569,30 +569,13 @@ static void sun4i_tcon0_mode_set_rgb(struct sun4i_tcon *tcon, if (info->bus_flags & DRM_BUS_FLAG_DE_LOW) val |= SUN4I_TCON0_IO_POL_DE_NEGATIVE; - /* - * On A20 and similar SoCs, the only way to achieve Positive Edge - * (Rising Edge), is setting dclk clock phase to 2/3(240°). - * By default TCON works in Negative Edge(Falling Edge), - * this is why phase is set to 0 in that case. - * Unfortunately there's no way to logically invert dclk through - * IO_POL register. - * The only acceptable way to work, triple checked with scope, - * is using clock phase set to 0° for Negative Edge and set to 240° - * for Positive Edge. - * On A33 and similar SoCs there would be a 90° phase option, - * but it divides also dclk by 2. - * Following code is a way to avoid quirks all around TCON - * and DOTCLOCK drivers. - */ - if (info->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE) - clk_set_phase(tcon->dclk, 240); - if (info->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) - clk_set_phase(tcon->dclk, 0); + val |= SUN4I_TCON0_IO_POL_DCLK_DRIVE_NEGEDGE; regmap_update_bits(tcon->regs, SUN4I_TCON0_IO_POL_REG, SUN4I_TCON0_IO_POL_HSYNC_POSITIVE | SUN4I_TCON0_IO_POL_VSYNC_POSITIVE | + SUN4I_TCON0_IO_POL_DCLK_DRIVE_NEGEDGE | SUN4I_TCON0_IO_POL_DE_NEGATIVE, val); diff --git a/drivers/gpu/drm/sun4i/sun4i_tcon.h b/drivers/gpu/drm/sun4i/sun4i_tcon.h index ee555318e3c2f..e624f6977eb84 100644 --- a/drivers/gpu/drm/sun4i/sun4i_tcon.h +++ b/drivers/gpu/drm/sun4i/sun4i_tcon.h @@ -113,6 +113,7 @@ #define SUN4I_TCON0_IO_POL_REG 0x88 #define SUN4I_TCON0_IO_POL_DCLK_PHASE(phase) ((phase & 3) << 28) #define SUN4I_TCON0_IO_POL_DE_NEGATIVE BIT(27) +#define SUN4I_TCON0_IO_POL_DCLK_DRIVE_NEGEDGE BIT(26) #define SUN4I_TCON0_IO_POL_HSYNC_POSITIVE BIT(25) #define SUN4I_TCON0_IO_POL_VSYNC_POSITIVE BIT(24) -- 2.27.0