Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp1397485pxb; Thu, 4 Mar 2021 10:14:08 -0800 (PST) X-Google-Smtp-Source: ABdhPJwvMG4npPajBVUqItrR6hQ0Q+kX0mALCO3lb4ZaaAyRiWV4QUGYhuJyYND/EnIIS7RceBY0 X-Received: by 2002:a17:906:1dc2:: with SMTP id v2mr5780285ejh.350.1614881648790; Thu, 04 Mar 2021 10:14:08 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1614881648; cv=none; d=google.com; s=arc-20160816; b=zPizMOKjUPhELFFB1qDcx2X0ZYSVd/ZtO4TaeqbYUYra5UkNJ/6N5uCW/ov2n7a+TX haI1veiotsW5fvmpB70qnvhgLBSbaeEYSkMH9IQdP5xfWT+YKfMd7agCaNKg+skQKB7k 1y9tmjQkpjvOu4Pa1dFoPpDhK3QT6+EUrZwFmzUBZL9LrMaKZtpxkRkl0vCPvU+Ci4Qc IEqk1YDIzX9lKcOYJ/uAPx8aWt9c4lkdCkAZhsL96G+XqbgIPfabE0ZUGxW+C3Y1n2MU wtp8f2s3SkGbzH72tgYFBViK0245hZ1fGeXCS+nFH+ImozPJ7eKqv5x6JSOWtBRQP+8A TD+Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=GZECXrVa8RezLP5xqpK3fzW5NSXQRDaLtRmdfnsYyXg=; b=JYQ6Z1ZwgjIArg0rYa9Nq5eGIwmo58qLb3oDEvcu6M9dqfuMzG5WejEUZfcvN1X+Xx vJ2Bcb5jXv0i28bayF9cUvxqb0r5rcpKuxL4cYsZ3LdoLk/L5HDDCJkYDf1IGzUjWNtn mXqNBQDxz/JCN24ms3M0cSDjy1RpmeABRrk5JcH57LILJ7KYEm4lgoN2QPHoV1xFHoS7 +HAEM1NaJbWyIg45nylBgnbXl2NVk3Pd2fGalEKgqx+nFe8jtRJEwx/CNeJSGnrzbylV GBOhJuUOiwaF33CTQrbVxSUdrHtKuQ3QbRtpdft26aT5alOXWTwVHwwLtMW8+XjpmSCX aV5Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@foss.st.com header.s=selector1 header.b=Vi2FMz0W; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=foss.st.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id w21si11146161ejb.465.2021.03.04.10.13.45; Thu, 04 Mar 2021 10:14:08 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@foss.st.com header.s=selector1 header.b=Vi2FMz0W; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=foss.st.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S237282AbhCDQY2 (ORCPT + 99 others); Thu, 4 Mar 2021 11:24:28 -0500 Received: from mx08-00178001.pphosted.com ([91.207.212.93]:42858 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S237016AbhCDQYG (ORCPT ); Thu, 4 Mar 2021 11:24:06 -0500 Received: from pps.filterd (m0046661.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.16.0.43/8.16.0.43) with SMTP id 124GCA90000387; Thu, 4 Mar 2021 17:23:17 +0100 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=foss.st.com; h=from : to : cc : subject : date : message-id : in-reply-to : references : mime-version : content-type; s=selector1; bh=GZECXrVa8RezLP5xqpK3fzW5NSXQRDaLtRmdfnsYyXg=; b=Vi2FMz0W3P/2XdfRJGsEMFX4EVwkKZRNe6X8+lU08x1fHF63paDCJ3mHFxn2pEtzPkqd KZXbLVshLjjQHX2hQUMyWMvTt+T92y0ULGnXkHuUto5y1UuvaMohhK1/Mw1F7KaODXGq chuedxeLxAP/Ti7ebD2xgxJQtWEbXdv5wAN6sa6jWGga7FqpVyGqDDBClVPK506thRBd K0A5cH7YAqzg10qgnJ8cY4aUsxvZU1bR/T+Kd7kj2nQ8hHodkvpCKb3OhEIFThP12phl jjrpQeVGPAKXx7e0H+XdGoPJ2cu2jSjcptaJiETwcOjLukiuy4qAwnPqSkM/h8/ErIgN 8w== Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 36yf9qgk9x-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 04 Mar 2021 17:23:16 +0100 Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 70EF310002A; Thu, 4 Mar 2021 17:23:16 +0100 (CET) Received: from Webmail-eu.st.com (sfhdag2node3.st.com [10.75.127.6]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id 65AAD20741B; Thu, 4 Mar 2021 17:23:16 +0100 (CET) Received: from localhost (10.75.127.49) by SFHDAG2NODE3.st.com (10.75.127.6) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Thu, 4 Mar 2021 17:23:16 +0100 From: Erwan Le Ray To: Greg Kroah-Hartman , Jiri Slaby , Maxime Coquelin , Alexandre Torgue CC: , , , , Erwan Le Ray , Fabrice Gasnier , Valentin Caron Subject: [PATCH v2 06/13] serial: stm32: fix wake-up flag handling Date: Thu, 4 Mar 2021 17:23:01 +0100 Message-ID: <20210304162308.8984-7-erwan.leray@foss.st.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210304162308.8984-1-erwan.leray@foss.st.com> References: <20210304162308.8984-1-erwan.leray@foss.st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.75.127.49] X-ClientProxiedBy: SFHDAG1NODE2.st.com (10.75.127.2) To SFHDAG2NODE3.st.com (10.75.127.6) X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:6.0.369,18.0.761 definitions=2021-03-04_05:2021-03-03,2021-03-04 signatures=0 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch fixes several issue with wake-up handling: - the WUF irq is handled several times at wake-up - the USART is disabled / enabled at suspend to set wake-up flag. It can cause glitches during RX. This patch fix those issues: - clear wake-up flag and disable wake-up irq in WUF irq handling - enable wake-up from low power on start bit detection at port configuration - Unmask the wake-up flag irq at suspend and mask it at resume In addition, pm_wakeup_event handling is moved from receice_chars to WUF irq handling. Fixes: 270e5a74fe4c ("serial: stm32: add wakeup mechanism") Signed-off-by: Erwan Le Ray diff --git a/drivers/tty/serial/stm32-usart.c b/drivers/tty/serial/stm32-usart.c index 370141445780..326f300dd410 100644 --- a/drivers/tty/serial/stm32-usart.c +++ b/drivers/tty/serial/stm32-usart.c @@ -218,9 +218,6 @@ static void stm32_usart_receive_chars(struct uart_port *port, bool threaded) u32 sr; char flag; - if (irqd_is_wakeup_set(irq_get_irq_data(port->irq))) - pm_wakeup_event(tport->tty->dev, 0); - if (threaded) spin_lock_irqsave(&port->lock, flags); else @@ -463,6 +460,7 @@ static void stm32_usart_transmit_chars(struct uart_port *port) static irqreturn_t stm32_usart_interrupt(int irq, void *ptr) { struct uart_port *port = ptr; + struct tty_port *tport = &port->state->port; struct stm32_port *stm32_port = to_stm32_port(port); const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; u32 sr; @@ -473,9 +471,14 @@ static irqreturn_t stm32_usart_interrupt(int irq, void *ptr) writel_relaxed(USART_ICR_RTOCF, port->membase + ofs->icr); - if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) + if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) { + /* Clear wake up flag and disable wake up interrupt */ writel_relaxed(USART_ICR_WUCF, port->membase + ofs->icr); + stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE); + if (irqd_is_wakeup_set(irq_get_irq_data(port->irq))) + pm_wakeup_event(tport->tty->dev, 0); + } if ((sr & USART_SR_RXNE) && !(stm32_port->rx_ch)) stm32_usart_receive_chars(port, false); @@ -901,6 +904,12 @@ static void stm32_usart_set_termios(struct uart_port *port, cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK); } + /* Configure wake up from low power on start bit detection */ + if (stm32_port->wakeirq > 0) { + cr3 &= ~USART_CR3_WUS_MASK; + cr3 |= USART_CR3_WUS_START_BIT; + } + writel_relaxed(cr3, port->membase + ofs->cr3); writel_relaxed(cr2, port->membase + ofs->cr2); writel_relaxed(cr1, port->membase + ofs->cr1); @@ -1476,23 +1485,20 @@ static void __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port, { struct stm32_port *stm32_port = to_stm32_port(port); const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs; - const struct stm32_usart_config *cfg = &stm32_port->info->cfg; - u32 val; if (stm32_port->wakeirq <= 0) return; + /* + * Enable low-power wake-up and wake-up irq if argument is set to + * "enable", disable low-power wake-up and wake-up irq otherwise + */ if (enable) { - stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM); - val = readl_relaxed(port->membase + ofs->cr3); - val &= ~USART_CR3_WUS_MASK; - /* Enable Wake up interrupt from low power on start bit */ - val |= USART_CR3_WUS_START_BIT | USART_CR3_WUFIE; - writel_relaxed(val, port->membase + ofs->cr3); - stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit)); + stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE); } else { stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM); + stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE); } } -- 2.17.1