Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp1524732pxb; Thu, 4 Mar 2021 13:43:18 -0800 (PST) X-Google-Smtp-Source: ABdhPJzF19AT+7b+sXnEv3AIcf1znH0tn8kRoQmVZFskJkcq/1qg8YB+3ntA1JLRgc4gMc77QyHj X-Received: by 2002:a05:6402:5194:: with SMTP id q20mr6610951edd.267.1614894197940; Thu, 04 Mar 2021 13:43:17 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1614894197; cv=none; d=google.com; s=arc-20160816; b=hTapOqI/MZChrAT05cAYCOnCuFP9xQcFZnRmuvHhq4PnY4kfmQXh+hLI2fo2hfSUpf z0t6Dwm2c0BEdZPV9e2guQgRT+Mqojpk/WsR+ImWWkbARrBXSRQCzmTL0tWhyQV0ZijJ omIS8LMvas9lLv25BdYNZS9eGCgw4tlLGmDPwlq5l95vz2lMIOYbT+cE6vLjaSiF0CBK IFsUx5OzhXwcacLp78UWCzzEEjL9oNXNt25WWj1ILXwkOLFUj8h5YFwoeA8NNa3GWyD+ fKaTMev4e09YFqxOcrebyu5vF7EGAfrE6YBNo1QCK+i8zcReBNcm+bywGAbh96Eo7euC HeYA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:dkim-signature; bh=9/8nD614m+9wDY0UhmdoYBoGQlbeV3K4Dnmam6obYmE=; b=vNLrTkIGI3GlMdTloTR7vO0RP/+rGHC/X8RODxgazMKWPxwqLXgDPUq8lypsofc3FK DYhAZZJEo2REZSPDZ8BJCvpAOchXxxF6IZ5kGLXl4tM2IpsG6AEI/EBeKzKBkbmUPyIB Lgq0+XWvqsKOBUaZaK0HgLNO8kPtjlQTerD01GgeiRckTX+0ku2wv/HpjjR77/lEiIx+ Ljcbll0WLbA3pJtN1AI+it8c1RUTfxJyCMbQauB1GebGbCpqOAfD8sK6MMTA2GNJHKL5 Yqg7W3MuWXSiTfJQwcoJQvf8I0dXYs+U85X/qdhtES3BsCyU86oJtBYPREsH7X4nt2cV CPwQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=dMGuKFUX; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id r1si252834ejp.0.2021.03.04.13.42.54; Thu, 04 Mar 2021 13:43:17 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=dMGuKFUX; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1352627AbhCCNAf (ORCPT + 99 others); Wed, 3 Mar 2021 08:00:35 -0500 Received: from esa.microchip.iphmx.com ([68.232.154.123]:62731 "EHLO esa.microchip.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1842821AbhCCINp (ORCPT ); Wed, 3 Mar 2021 03:13:45 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1614759225; x=1646295225; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=ZMP0RR3DfODg8HK1LLJY82GvxRtZDSQ6PcUVaezXGH8=; b=dMGuKFUX9ydCs6FcMcWOc1EaeWscQn6nU945q0tcgdQ2XKAUjy6W/gR9 gH9qxtZlutMyb3ylH+rnhycFSHaUWG1RPBWs4+ga04dCsu2HsmaDVhzCx pZLPIqmwxP+8J5ZBWWYD2Cbbt4ixtNsJG4x/124vDnJIYtACoCzjaBUTX JX1oa8+rn3F7Of8YxLzhZEJvGkeCcF5wJlQakRs1Mi+zJRJ/AW4pLeFMn 8dkY55Ll0egMYX94Pm1TnVuvPvpDxcZQkEnf1zNW6j4wtsgnErB1zR79E nkVQIQ/64vNUS+4a/ACYWdlJGczpYYVAwXyTlpkSvT3olIe7ilGA4lBnE A==; IronPort-SDR: v2JYbKbUMSSPrPQTX4TtccihZaZ6+iCt9eaDV7iyFxqSrLFv2OzyhopjBDR49AXRT1IiPidZWv kPMHgnl/Ysm0jt/3QURloWWkypnuOTh+k9FsbDwRM2A1d1ej4ZoXVprasjxLDEJuEtucoiCuDe 0Y73KsGH6x3f8EdedDs+YkJNCw/4QBZRCTDD0ZzYzdqW/59oXu0KPqcicmqNvC4Ji4Acn1tDrV KsdRssA4G9d8FzP/sZKUeTG1DxU8/GmbTcP42tCcn/jB/4Xh+hgRaLYz4hPaIDTkdgulaP69Z4 +L4= X-IronPort-AV: E=Sophos;i="5.81,219,1610434800"; d="scan'208";a="105779094" Received: from smtpout.microchip.com (HELO email.microchip.com) ([198.175.253.82]) by esa4.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 03 Mar 2021 01:12:07 -0700 Received: from chn-vm-ex01.mchp-main.com (10.10.85.143) by chn-vm-ex01.mchp-main.com (10.10.85.143) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.2; Wed, 3 Mar 2021 01:12:07 -0700 Received: from mchp-dev-shegelun.microchip.com (10.10.115.15) by chn-vm-ex01.mchp-main.com (10.10.85.143) with Microsoft SMTP Server id 15.1.2176.2 via Frontend Transport; Wed, 3 Mar 2021 01:12:05 -0700 From: Steen Hegelund To: Philipp Zabel , Rob Herring CC: Steen Hegelund , Andrew Lunn , Microchip Linux Driver Support , Alexandre Belloni , Gregory Clement , , , Subject: [PATCH v7 1/3] dt-bindings: reset: microchip sparx5 reset driver bindings Date: Wed, 3 Mar 2021 09:11:56 +0100 Message-ID: <20210303081158.684532-2-steen.hegelund@microchip.com> X-Mailer: git-send-email 2.30.1 In-Reply-To: <20210303081158.684532-1-steen.hegelund@microchip.com> References: <20210303081158.684532-1-steen.hegelund@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Document the Sparx5 reset device driver bindings The driver uses a syscon and an IO range on sparx5 for access to the reset control and the reset status. Signed-off-by: Steen Hegelund --- .../bindings/reset/microchip,rst.yaml | 58 +++++++++++++++++++ 1 file changed, 58 insertions(+) create mode 100644 Documentation/devicetree/bindings/reset/microchip,rst.yaml diff --git a/Documentation/devicetree/bindings/reset/microchip,rst.yaml b/Documentation/devicetree/bindings/reset/microchip,rst.yaml new file mode 100644 index 000000000000..370579aeeca1 --- /dev/null +++ b/Documentation/devicetree/bindings/reset/microchip,rst.yaml @@ -0,0 +1,58 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: "http://devicetree.org/schemas/reset/microchip,rst.yaml#" +$schema: "http://devicetree.org/meta-schemas/core.yaml#" + +title: Microchip Sparx5 Switch Reset Controller + +maintainers: + - Steen Hegelund + - Lars Povlsen + +description: | + The Microchip Sparx5 Switch provides reset control and implements the following + functions + - One Time Switch Core Reset (Soft Reset) + +properties: + $nodename: + pattern: "^reset-controller@[0-9a-f]+$" + + compatible: + const: microchip,sparx5-switch-reset + + reg: + items: + - description: global control block registers + + reg-names: + items: + - const: gcb + + "#reset-cells": + const: 1 + + cpu-syscon: + $ref: "/schemas/types.yaml#/definitions/phandle" + description: syscon used to access CPU reset + +required: + - compatible + - reg + - reg-names + - "#reset-cells" + - cpu-syscon + +additionalProperties: false + +examples: + - | + reset: reset-controller@11010008 { + compatible = "microchip,sparx5-switch-reset"; + reg = <0x11010008 0x4>; + reg-names = "gcb"; + #reset-cells = <1>; + cpu-syscon = <&cpu_ctrl>; + }; + -- 2.30.1