Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp1614054pxb; Thu, 4 Mar 2021 16:25:13 -0800 (PST) X-Google-Smtp-Source: ABdhPJznRq365nrdB8ic6gHAqzU3b83c0jK5MUZBPeIFHBF5cUruSj1I5W+5Xhezh9t4tpqCS3Xm X-Received: by 2002:a50:9ea7:: with SMTP id a36mr7062881edf.174.1614903913043; Thu, 04 Mar 2021 16:25:13 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1614903913; cv=none; d=google.com; s=arc-20160816; b=gPK3M/OEag5mI5Pb4afXpDJkDTAjKHPGKFSb4b/udnK/PxF7kb5D5ZzDIklzVd7O27 ndAwgHU3bD0bP3rOqQwRV36o0Ov/wpDaJvMGYCj6xd+ue4lt5YiPECzzdHnoAc/Q84vi //EVM4+oMqlgRWV065UlP/tSiaAXkkvAp5y6WmZKR6yc4C/0n7pwtfjsG+zaBcVaU1IC OykIthSaCGIwkFnsgDF5BwgzlWoqqGkMFNZ4Yo95K1y0mG6+2KKD90OUW2ScSHUaq9cT WrjylM9Nr+yeirHGmM613rE4dVCFkEND6EY13pV84OQinLwfGsIYyJU5yOXiVkNPorQ8 sxAw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=LrqFGFtIPN4XqFcQ/wjY4R2i5IBBzhaHbJZTJX35zLk=; b=vruACcQ49wo7MQJSmiUgK3dHwQpbjgn22VwPFOzCLjMcsTQpLHGFc6knwzBXqwWu1d VRKDKZqw9oeGCfjnIsIs3ja7pZxh13Nev7PmyzjzE4g3e7qWByUoRwuZFddjUNPPIdwH 3ENmn11Yb8HyQsiAsz7JuzBzDbXUlAhN0IQB3397p56wPpTt1XZ9qQzsgIkltbyNfn89 34CDLvt6CBQ3uJidWOn3SOTnc1IzQxKW1KsezB+LFpDwZ3/v6b5rajYGN9UFG3Q5tisc jrYRCnGNpfQdkuACOki+ecFDk5NLuCy3rRlyPL/J9Fq1gWUoMWug5SuTqaW5dL0pTjcJ YJlQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@foss.st.com header.s=selector1 header.b="UC3R/FNq"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=foss.st.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id p8si664888edm.44.2021.03.04.16.24.50; Thu, 04 Mar 2021 16:25:13 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@foss.st.com header.s=selector1 header.b="UC3R/FNq"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=foss.st.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S237050AbhCDQYU (ORCPT + 99 others); Thu, 4 Mar 2021 11:24:20 -0500 Received: from mx08-00178001.pphosted.com ([91.207.212.93]:21732 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S237009AbhCDQYF (ORCPT ); Thu, 4 Mar 2021 11:24:05 -0500 Received: from pps.filterd (m0046660.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.16.0.43/8.16.0.43) with SMTP id 124GC7TP025852; Thu, 4 Mar 2021 17:23:15 +0100 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=foss.st.com; h=from : to : cc : subject : date : message-id : in-reply-to : references : mime-version : content-type; s=selector1; bh=LrqFGFtIPN4XqFcQ/wjY4R2i5IBBzhaHbJZTJX35zLk=; b=UC3R/FNqME7OLcHDWzlmUVtky/k8J95GmDFQk2irgywlObBeGL6kLQD9rCHbx65X2CtD Noj4m+9UGObsDuVm/kko+3U+44qiYPTpdveptXog8PBSXEwZTgYqtuK6L5UkVNjuBjat V5aJAI5p7wQEFmwtVQ5DHMoG7nruWTeY7/nWgWhZjfUPyTuUrKRTlhy7z0mdkSCSQrdB ZMq35If1YkGvambqXKgMFn5iWjvVVO95L1UuoFwlvHNFta+cpJQeNLEAV6ya2PqSQaUx Dm48B+Eco7xYhITgOxvzsgu4EwLfgp7312ceGtV1KZUbU3XGQbD0Ciogi3sihEUNRxC6 Qg== Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 36yfdygh3a-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 04 Mar 2021 17:23:15 +0100 Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id DC42510002A; Thu, 4 Mar 2021 17:23:14 +0100 (CET) Received: from Webmail-eu.st.com (sfhdag2node3.st.com [10.75.127.6]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id CED0920741B; Thu, 4 Mar 2021 17:23:14 +0100 (CET) Received: from localhost (10.75.127.48) by SFHDAG2NODE3.st.com (10.75.127.6) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Thu, 4 Mar 2021 17:23:14 +0100 From: Erwan Le Ray To: Greg Kroah-Hartman , Jiri Slaby , Maxime Coquelin , Alexandre Torgue CC: , , , , Erwan Le Ray , Fabrice Gasnier , Valentin Caron Subject: [PATCH v2 04/13] serial: stm32: fix TX and RX FIFO thresholds Date: Thu, 4 Mar 2021 17:22:59 +0100 Message-ID: <20210304162308.8984-5-erwan.leray@foss.st.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210304162308.8984-1-erwan.leray@foss.st.com> References: <20210304162308.8984-1-erwan.leray@foss.st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.75.127.48] X-ClientProxiedBy: SFHDAG2NODE3.st.com (10.75.127.6) To SFHDAG2NODE3.st.com (10.75.127.6) X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:6.0.369,18.0.761 definitions=2021-03-04_05:2021-03-03,2021-03-04 signatures=0 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org TX and RX FIFO thresholds may be cleared after suspend/resume, depending on the low power mode. Those configurations (done in startup) are not effective for UART console, as: - the reference manual indicates that FIFOEN bit can only be written when the USART is disabled (UE=0) - a set_termios (where UE is set) is requested firstly for console enabling, before the startup. Fixes: 84872dc448fe ("serial: stm32: add RX and TX FIFO flush") Signed-off-by: Erwan Le Ray diff --git a/drivers/tty/serial/stm32-usart.c b/drivers/tty/serial/stm32-usart.c index eae54b8cf5e2..223cec70c57c 100644 --- a/drivers/tty/serial/stm32-usart.c +++ b/drivers/tty/serial/stm32-usart.c @@ -649,19 +649,8 @@ static int stm32_usart_startup(struct uart_port *port) if (ofs->rqr != UNDEF_REG) stm32_usart_set_bits(port, ofs->rqr, USART_RQR_RXFRQ); - /* Tx and RX FIFO configuration */ - if (stm32_port->fifoen) { - val = readl_relaxed(port->membase + ofs->cr3); - val &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK); - val |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT; - val |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT; - writel_relaxed(val, port->membase + ofs->cr3); - } - - /* RX FIFO enabling */ + /* RX enabling */ val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit); - if (stm32_port->fifoen) - val |= USART_CR1_FIFOEN; stm32_usart_set_bits(port, ofs->cr1, val); return 0; @@ -770,9 +759,15 @@ static void stm32_usart_set_termios(struct uart_port *port, if (stm32_port->fifoen) cr1 |= USART_CR1_FIFOEN; cr2 = 0; + + /* Tx and RX FIFO configuration */ cr3 = readl_relaxed(port->membase + ofs->cr3); - cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTCFG_MASK | USART_CR3_RXFTIE - | USART_CR3_TXFTCFG_MASK; + cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE; + if (stm32_port->fifoen) { + cr3 &= ~(USART_CR3_TXFTCFG_MASK | USART_CR3_RXFTCFG_MASK); + cr3 |= USART_CR3_TXFTCFG_HALF << USART_CR3_TXFTCFG_SHIFT; + cr3 |= USART_CR3_RXFTCFG_HALF << USART_CR3_RXFTCFG_SHIFT; + } if (cflag & CSTOPB) cr2 |= USART_CR2_STOP_2B; -- 2.17.1