Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp673752pxb; Sat, 6 Mar 2021 12:50:22 -0800 (PST) X-Google-Smtp-Source: ABdhPJxgvVd96kCQjVZwlWGxWYNdsiH3I5nvvwMgzbLe/nRlITDJ0gkaZQbu/tdGhaESOeVbgQ1O X-Received: by 2002:a17:907:76b6:: with SMTP id jw22mr8129029ejc.11.1615063821908; Sat, 06 Mar 2021 12:50:21 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1615063821; cv=none; d=google.com; s=arc-20160816; b=z22rvLJtrKaIpu1rmV7pjkHx1yncMUKn9sJS+VxrAARaE4yCwBZuMc6wNdBDUXN0ew 6bK/8kVQL2GTFsPRwqDngz/Y1w/8Q1G0X0kD+hevmSk6iZbrYXYqU7fjjxCeu7wZDZAU 832mbBNvGrsPGCn9jOwMDf0Q1ArlaOhAY2qQABFR1OC0K5RQpGDSEYYnYlqXEANUqqIX G91Kaol+9kXlD+nNt687liYa/s++0OedI+bJTMUDjxQIiXgeEQ46Ac2KSdjYXUoIwEBc 8Us+e9dLrqRnjy0d6MAAMDwP/fQDI3UrfSqtlnfj52zlghL/ixudM0M7RGJEneXCRaRE Z8fQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date; bh=Y/bwRZFE+81GxJ819/dzmZmbJ5VhND4GcsCvXIq1kmU=; b=ddKfR7ws+XmCdCoqYCwWMlVHhsyR3FzBXPVqhV/a63Ge8GsmUbykStEnj4T9zpuMUU gNKU553M1Oko3qAepdMck2AbAusvNFxHvWjaUuWPSqCS46rIT6rIN41yi5ZawUOXAw1l LdUlv+FgOfYtE9TZ9TlLI7tYlFMPs5C95xFNWSs+eAjfXh9J8GG2uKRegmoNOgNXczvr hGJ956ZdUzniRYqPOc0Dk2wOZhANsv6+NwEPUqaFBf4H/+wG/huf91PIgG6/aUm/UeKQ c01kyUZWOgAQXpvQb8L6qQBEiVY1EDxZhmV52np0h/qAu7PvTlnJvE1yYEXdzufg4Yca 2j7A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id c2si433739ejb.519.2021.03.06.12.49.56; Sat, 06 Mar 2021 12:50:21 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229729AbhCFUrY (ORCPT + 99 others); Sat, 6 Mar 2021 15:47:24 -0500 Received: from mail-qv1-f53.google.com ([209.85.219.53]:37970 "EHLO mail-qv1-f53.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229597AbhCFUq5 (ORCPT ); Sat, 6 Mar 2021 15:46:57 -0500 Received: by mail-qv1-f53.google.com with SMTP id bh3so2778639qvb.5; Sat, 06 Mar 2021 12:46:57 -0800 (PST) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to; bh=Y/bwRZFE+81GxJ819/dzmZmbJ5VhND4GcsCvXIq1kmU=; b=g07XtYLZmZNzx4a8DKzjR0IeVmWy74e/+EIwzvcOO1bLIgmEil+jaRqux3FVD82o+C mMhhhNeDp0b71SyFJUZVA7sKqxOoZtVIyuiPaR5EMpW9jyyjX9kw9Z9R/Q2qNYfR9kfb TXeSLXtQoJL1d9L5aicEuMFG48XnBHKhzoCQ9Wof3hrqEP2bNorI0t+xY8DRcKLKHPGU EvGEV0VUwma7TsbsSY6qFFz+8kuehEHwLA9YqJhGgWQPAThfQJLfWkRA0HKNG6BCmPwE JxGT/3bFYnQOMrKkIF0l/05ZJUDvTYgTpPgGoKs/R8WrPWVpliMzrjEhxLjuZpDKq1FQ xu9Q== X-Gm-Message-State: AOAM533x1Ig+jh+vz1syR0xo5/ZTbMWUqxOB7CWkFBf3iP48NGzMlmpm uTAYIHt45TLPoviqiyWF7A== X-Received: by 2002:a0c:b894:: with SMTP id y20mr14731003qvf.43.1615063617136; Sat, 06 Mar 2021 12:46:57 -0800 (PST) Received: from robh.at.kernel.org ([172.58.27.98]) by smtp.gmail.com with ESMTPSA id v135sm4603573qka.98.2021.03.06.12.46.51 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sat, 06 Mar 2021 12:46:56 -0800 (PST) Received: (nullmailer pid 1186613 invoked by uid 1000); Sat, 06 Mar 2021 20:46:49 -0000 Date: Sat, 6 Mar 2021 13:46:49 -0700 From: Rob Herring To: Irui Wang Cc: Alexandre Courbot , Hans Verkuil , Tiffany Lin , Andrew-CT Chen , Mauro Carvalho Chehab , Matthias Brugger , Tomasz Figa , Hsin-Yi Wang , Maoguang Meng , Longfei Wang , Yunfei Dong , yong.wu@mediatek.com, linux-media@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, srv_heupstream@mediatek.com, linux-mediatek@lists.infradead.org Subject: Re: [PATCH v2,1/3] dt-bindings: media: mtk-vcodec: Separating mtk vcodec encoder node Message-ID: <20210306204649.GA1177075@robh.at.kernel.org> References: <20210225073603.5881-1-irui.wang@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20210225073603.5881-1-irui.wang@mediatek.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, Feb 25, 2021 at 03:36:01PM +0800, Irui Wang wrote: > Updates binding document since the avc and vp8 hardware encoder in > MT8173 are now separated. Separate "mediatek,mt8173-vcodec-enc" to > "mediatek,mt8173-vcodec-enc-vp8" and "mediatek,mt8173-vcodec-enc". This is not a compatible change. Please explain that here and why that's okay (if it is). > > This is a preparing patch for smi cleaning up "mediatek,larb". > > Acked-by: Tiffany Lin > Signed-off-by: Hsin-Yi Wang > Signed-off-by: Maoguang Meng > Signed-off-by: Irui Wang > --- > Change since v1: > - rename compatible and device node > --- > .../bindings/media/mediatek-vcodec.txt | 55 ++++++++++--------- > 1 file changed, 29 insertions(+), 26 deletions(-) > > diff --git a/Documentation/devicetree/bindings/media/mediatek-vcodec.txt b/Documentation/devicetree/bindings/media/mediatek-vcodec.txt > index 8217424fd4bd..03209cbd7540 100644 > --- a/Documentation/devicetree/bindings/media/mediatek-vcodec.txt > +++ b/Documentation/devicetree/bindings/media/mediatek-vcodec.txt > @@ -4,7 +4,9 @@ Mediatek Video Codec is the video codec hw present in Mediatek SoCs which > supports high resolution encoding and decoding functionalities. > > Required properties: > -- compatible : "mediatek,mt8173-vcodec-enc" for MT8173 encoder > +- compatible : must be one of the following string: > + "mediatek,mt8173-vcodec-enc-vp8" for mt8173 vp8 encoder. > + "mediatek,mt8173-vcodec-enc" for mt8173 avc encoder. > "mediatek,mt8183-vcodec-enc" for MT8183 encoder. > "mediatek,mt8173-vcodec-dec" for MT8173 decoder. > - reg : Physical base address of the video codec registers and length of > @@ -13,10 +15,10 @@ Required properties: > - mediatek,larb : must contain the local arbiters in the current Socs. > - clocks : list of clock specifiers, corresponding to entries in > the clock-names property. > -- clock-names: encoder must contain "venc_sel_src", "venc_sel",, > - "venc_lt_sel_src", "venc_lt_sel", decoder must contain "vcodecpll", > - "univpll_d2", "clk_cci400_sel", "vdec_sel", "vdecpll", "vencpll", > - "venc_lt_sel", "vdec_bus_clk_src". > +- clock-names: > + encoder must contain "venc_sel"; What happened to the other clocks? Seems like you are dropping what are parent clocks? That seems unrelated to the VP8 split? If so, that's a separate change. > + decoder must contain "vcodecpll", "univpll_d2", "clk_cci400_sel", > + "vdec_sel", "vdecpll", "vencpll", "venc_lt_sel", "vdec_bus_clk_src". > - iommus : should point to the respective IOMMU block with master port as > argument, see Documentation/devicetree/bindings/iommu/mediatek,iommu.txt > for details. > @@ -80,14 +82,10 @@ vcodec_dec: vcodec@16000000 { > assigned-clock-rates = <0>, <0>, <0>, <1482000000>, <800000000>; > }; > > - vcodec_enc: vcodec@18002000 { > +vcodec_enc_avc: vcodec@18002000 { > compatible = "mediatek,mt8173-vcodec-enc"; > - reg = <0 0x18002000 0 0x1000>, /*VENC_SYS*/ > - <0 0x19002000 0 0x1000>; /*VENC_LT_SYS*/ > - interrupts = , > - ; > - mediatek,larb = <&larb3>, > - <&larb5>; > + reg = <0 0x18002000 0 0x1000>; > + interrupts = ; > iommus = <&iommu M4U_PORT_VENC_RCPU>, > <&iommu M4U_PORT_VENC_REC>, > <&iommu M4U_PORT_VENC_BSDMA>, > @@ -98,8 +96,20 @@ vcodec_dec: vcodec@16000000 { > <&iommu M4U_PORT_VENC_REF_LUMA>, > <&iommu M4U_PORT_VENC_REF_CHROMA>, > <&iommu M4U_PORT_VENC_NBM_RDMA>, > - <&iommu M4U_PORT_VENC_NBM_WDMA>, > - <&iommu M4U_PORT_VENC_RCPU_SET2>, > + <&iommu M4U_PORT_VENC_NBM_WDMA>; > + mediatek,larb = <&larb3>; > + mediatek,vpu = <&vpu>; > + clocks = <&topckgen CLK_TOP_VENC_SEL>; > + clock-names = "venc_sel"; > + assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>; > + assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL>; > + }; > + > +vcodec_enc_vp8: vcodec@19002000 { > + compatible = "mediatek,mt8173-vcodec-enc-vp8"; > + reg = <0 0x19002000 0 0x1000>; /* VENC_LT_SYS */ > + interrupts = ; > + iommus = <&iommu M4U_PORT_VENC_RCPU_SET2>, > <&iommu M4U_PORT_VENC_REC_FRM_SET2>, > <&iommu M4U_PORT_VENC_BSDMA_SET2>, > <&iommu M4U_PORT_VENC_SV_COMA_SET2>, > @@ -108,17 +118,10 @@ vcodec_dec: vcodec@16000000 { > <&iommu M4U_PORT_VENC_CUR_CHROMA_SET2>, > <&iommu M4U_PORT_VENC_REF_LUMA_SET2>, > <&iommu M4U_PORT_VENC_REC_CHROMA_SET2>; > + mediatek,larb = <&larb5>; > mediatek,vpu = <&vpu>; > - clocks = <&topckgen CLK_TOP_VENCPLL_D2>, > - <&topckgen CLK_TOP_VENC_SEL>, > - <&topckgen CLK_TOP_UNIVPLL1_D2>, > - <&topckgen CLK_TOP_VENC_LT_SEL>; > - clock-names = "venc_sel_src", > - "venc_sel", > - "venc_lt_sel_src", > - "venc_lt_sel"; > - assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>, > - <&topckgen CLK_TOP_VENC_LT_SEL>; > - assigned-clock-parents = <&topckgen CLK_TOP_VENCPLL_D2>, > - <&topckgen CLK_TOP_UNIVPLL1_D2>; > + clocks = <&topckgen CLK_TOP_VENC_LT_SEL>; > + clock-names = "venc_lt_sel"; > + assigned-clocks = <&topckgen CLK_TOP_VENC_LT_SEL>; > + assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL_370P5>; > }; > -- > 2.25.1 >