Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp1869222pxb; Mon, 8 Mar 2021 08:16:21 -0800 (PST) X-Google-Smtp-Source: ABdhPJz/lSGitvdylAhb5xbjj9UeWVu4zq2Xcti3Dn0SQwAqU0G7eyAUOouIelAaOFdsWleCb6oj X-Received: by 2002:a05:6402:2695:: with SMTP id w21mr22775933edd.99.1615220180956; Mon, 08 Mar 2021 08:16:20 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1615220180; cv=none; d=google.com; s=arc-20160816; b=x0pR9wwy46r0nEaPSLIgvzBUyfCK2lVCZdidYJpWFby/WaRQvuMOyPgpPhQTekMdzL Aertcbf00xnvFnwYohYRU9Orf9aMSsUXfV/cV0lTErUW7CBpsiYbQGrk6Lze+WNhaBRF 5Im7w9bGEzoEoHggbzrgCIC82I82fiZSEodZkOU9Q8EBbkIjTi4vywiFRUmuVfNT6DBb G2flYl5s4rnm42MFpt9OZLVNj659RlLzCeHpT0A4X9aznfUpVjkGQRdQh1lvq0cTsabE x5vYo/ycxLfnXbxOEBaGPaBYt6Ifmt73XWdRgCQN4q12r9Tm30GpZMXnAfhtJuvXjGfN 5Sww== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=nbPgiFIBeKcwk5nAlgWiXTf2rhVIdyYLOtp0ptC2UYs=; b=HIj7Nab7WfQ+rxEsS5iwIWQdyOLlneiYyfp4WSnkGzepA17qh+0EDqN6gE6qeBA5LS wkpXa7b6o6M6tA6VpbcAvQsVOdvd/a82Hade097WaAa9YhnGyj1dcem8E7uY64P4XiYB nodN7COzmHtFVi52f6pahZ5leSlOjA5D9uXS1B3iUDvrWTX0Npn5SPjzt+O7V7SgHzxV ojEkPB9FfvFzyD2j3Bk9n1PXUZEt0E+X2+KHKb7+Dzder9DlOhRu23PkBp5Dlg9k1J7y 3twN+8VdagpqH/GkucE0HVzQxyy3nR4v+PJNEakSkifcCacSOwO73PMLDAdg4Eqw+25T fDtg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id hp34si7334308ejc.328.2021.03.08.08.15.57; Mon, 08 Mar 2021 08:16:20 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229469AbhCHQPA (ORCPT + 99 others); Mon, 8 Mar 2021 11:15:00 -0500 Received: from foss.arm.com ([217.140.110.172]:40194 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229729AbhCHQO5 (ORCPT ); Mon, 8 Mar 2021 11:14:57 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id EDD9E1042; Mon, 8 Mar 2021 08:14:56 -0800 (PST) Received: from e119884-lin.cambridge.arm.com (e119884-lin.cambridge.arm.com [10.1.196.72]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 176893F73C; Mon, 8 Mar 2021 08:14:54 -0800 (PST) From: Vincenzo Frascino To: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kasan-dev@googlegroups.com Cc: Vincenzo Frascino , Andrew Morton , Catalin Marinas , Will Deacon , Dmitry Vyukov , Andrey Ryabinin , Alexander Potapenko , Marco Elver , Evgenii Stepanov , Branislav Rankov , Andrey Konovalov , Lorenzo Pieralisi Subject: [PATCH v14 1/8] arm64: mte: Add asynchronous mode support Date: Mon, 8 Mar 2021 16:14:27 +0000 Message-Id: <20210308161434.33424-2-vincenzo.frascino@arm.com> X-Mailer: git-send-email 2.30.0 In-Reply-To: <20210308161434.33424-1-vincenzo.frascino@arm.com> References: <20210308161434.33424-1-vincenzo.frascino@arm.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org MTE provides an asynchronous mode for detecting tag exceptions. In particular instead of triggering a fault the arm64 core updates a register which is checked by the kernel after the asynchronous tag check fault has occurred. Add support for MTE asynchronous mode. The exception handling mechanism will be added with a future patch. Note: KASAN HW activates async mode via kasan.mode kernel parameter. The default mode is set to synchronous. The code that verifies the status of TFSR_EL1 will be added with a future patch. Cc: Catalin Marinas Cc: Will Deacon Reviewed-by: Catalin Marinas Reviewed-by: Andrey Konovalov Signed-off-by: Vincenzo Frascino --- arch/arm64/include/asm/memory.h | 4 +++- arch/arm64/include/asm/mte-kasan.h | 9 +++++++-- arch/arm64/kernel/mte.c | 16 ++++++++++++++-- 3 files changed, 24 insertions(+), 5 deletions(-) diff --git a/arch/arm64/include/asm/memory.h b/arch/arm64/include/asm/memory.h index c759faf7a1ff..076b913caa65 100644 --- a/arch/arm64/include/asm/memory.h +++ b/arch/arm64/include/asm/memory.h @@ -243,7 +243,9 @@ static inline const void *__tag_set(const void *addr, u8 tag) } #ifdef CONFIG_KASAN_HW_TAGS -#define arch_enable_tagging() mte_enable_kernel() +#define arch_enable_tagging_sync() mte_enable_kernel_sync() +#define arch_enable_tagging_async() mte_enable_kernel_async() +#define arch_enable_tagging() arch_enable_tagging_sync() #define arch_set_tagging_report_once(state) mte_set_report_once(state) #define arch_init_tags(max_tag) mte_init_tags(max_tag) #define arch_get_random_tag() mte_get_random_tag() diff --git a/arch/arm64/include/asm/mte-kasan.h b/arch/arm64/include/asm/mte-kasan.h index 7ab500e2ad17..4acf8bf41cad 100644 --- a/arch/arm64/include/asm/mte-kasan.h +++ b/arch/arm64/include/asm/mte-kasan.h @@ -77,7 +77,8 @@ static inline void mte_set_mem_tag_range(void *addr, size_t size, u8 tag) } while (curr != end); } -void mte_enable_kernel(void); +void mte_enable_kernel_sync(void); +void mte_enable_kernel_async(void); void mte_init_tags(u64 max_tag); void mte_set_report_once(bool state); @@ -104,7 +105,11 @@ static inline void mte_set_mem_tag_range(void *addr, size_t size, u8 tag) { } -static inline void mte_enable_kernel(void) +static inline void mte_enable_kernel_sync(void) +{ +} + +static inline void mte_enable_kernel_async(void) { } diff --git a/arch/arm64/kernel/mte.c b/arch/arm64/kernel/mte.c index b3c70a612c7a..fa755cf94e01 100644 --- a/arch/arm64/kernel/mte.c +++ b/arch/arm64/kernel/mte.c @@ -107,11 +107,23 @@ void mte_init_tags(u64 max_tag) write_sysreg_s(SYS_GCR_EL1_RRND | gcr_kernel_excl, SYS_GCR_EL1); } -void mte_enable_kernel(void) +static inline void __mte_enable_kernel(const char *mode, unsigned long tcf) { /* Enable MTE Sync Mode for EL1. */ - sysreg_clear_set(sctlr_el1, SCTLR_ELx_TCF_MASK, SCTLR_ELx_TCF_SYNC); + sysreg_clear_set(sctlr_el1, SCTLR_ELx_TCF_MASK, tcf); isb(); + + pr_info_once("MTE: enabled in %s mode at EL1\n", mode); +} + +void mte_enable_kernel_sync(void) +{ + __mte_enable_kernel("synchronous", SCTLR_ELx_TCF_SYNC); +} + +void mte_enable_kernel_async(void) +{ + __mte_enable_kernel("asynchronous", SCTLR_ELx_TCF_ASYNC); } void mte_set_report_once(bool state) -- 2.30.0