Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp2114483pxb; Mon, 8 Mar 2021 14:46:36 -0800 (PST) X-Google-Smtp-Source: ABdhPJwFNmHTP1NWzoxdovJE9PtITB+ElEZvpZ393MxjLL/TBDZYsUOs5alZwaS3gpSpzxUzAMV2 X-Received: by 2002:a17:906:304a:: with SMTP id d10mr17079408ejd.507.1615243596308; Mon, 08 Mar 2021 14:46:36 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1615243596; cv=none; d=google.com; s=arc-20160816; b=TQHJME8pR1yGkWp6p6ffVyVy6S5+PbjwhmSvZdtcLNN6dro/ekwfMjILkMEwOONVVM tdsN0NiKMXWy6tV9H+Q8MdoluZjFARlqm0Lp/M80TnVMnB7Z9YAcN/B2Zjjh04mT9E6H Fu56sQgaiTSwGvn7dLN6F8igX44LiNO0PU2JthsXjpaOntQkdcTqxDCYtSdjSKYjUnO+ dctjuXznk+D/OupcfKqwM0cEvEqb/eG9YCqc3bCQFk77eBOSBzcclQA9fbzNgHVeI/8F Iwc9M9vbluvIqfMsBhwWYVe6s/PTFHZos1i4SbYIJ1Tgh/p+UHZMweUF7vszWf3vh8/6 COew== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-transfer-encoding :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=lZgUQhRzAvx6dVNDN3Ys+ZgzhnR1xJquKzCwU/hFfN0=; b=Tb+QzigRDTvZZpnquV/lczwEcYvD3ZNU/jWNcRo8WMlVzu/mzsbuTXGZHL5t3pK465 j3xIfw4iGiB0qy0/XBwN+DD4VcAa50p/GP2jaVwlscRvY/aGuYPSVLdIiIP38djLMTA5 TYYH9WjVCOxkT33IeIu2+26pymJLHPGaNS7yYWJH+aHAjDSMUEx6gjc7D4+3QhFZk7DH tcrXJzsPCQV76JClBN4PIgEZgjtaGjwM2p8ih6AYMCbcN/M+zgeQGdW3ETqn0dxbEBJL NicosAGdT07qOKHxhn/g3oITHfkOu46nRMdH0YrWF4KL99zs5CH4E6uoAsFRi3ShFYc3 sEAg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b4si8194450edn.586.2021.03.08.14.46.14; Mon, 08 Mar 2021 14:46:36 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229971AbhCHWpP (ORCPT + 99 others); Mon, 8 Mar 2021 17:45:15 -0500 Received: from mail-io1-f51.google.com ([209.85.166.51]:42901 "EHLO mail-io1-f51.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229505AbhCHWpB (ORCPT ); Mon, 8 Mar 2021 17:45:01 -0500 Received: by mail-io1-f51.google.com with SMTP id u20so11784431iot.9; Mon, 08 Mar 2021 14:45:01 -0800 (PST) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:content-transfer-encoding :in-reply-to; bh=lZgUQhRzAvx6dVNDN3Ys+ZgzhnR1xJquKzCwU/hFfN0=; b=Fb6NeClYaSZHkIGb6ULN/IMqyqOal6WhwsPRERpSPNoC9ulkfBF9ZcHnnzUjUz0AdU 02HaRDtysTmWoGR4tHeL/NX9x/7nLvnHpvmGHHmzm1eJ7Qa1hd94TBzMIZinU10G0DLn EYE9YMzQCZbrMgEFOpFhzJZeShtVFilegfxas6ddbU8u2Aq+h+2pCw1vuamJ5VFy+snd aDi7lLrserJX0rppcPPuppXBzQMQ3g1uoDTn8OeerTiRx24Inbv46TpsUHMgRjdFkajo aEMalp6RVwc6G5OoGfJQBTP9k1XrFa2QD5x/8+OlQ+JFc6/NfzY8trQj6Y5RE2g8rmU3 LvSg== X-Gm-Message-State: AOAM532Ye79wgzA8cl+jQr2t131/r8tCYkjxSMZ9drAnEJJGn0lZVg8B 9bX03HGsOdFD6v9ElDUpOg== X-Received: by 2002:a05:6602:280f:: with SMTP id d15mr19614939ioe.127.1615243500936; Mon, 08 Mar 2021 14:45:00 -0800 (PST) Received: from robh.at.kernel.org ([64.188.179.253]) by smtp.gmail.com with ESMTPSA id k12sm6778557ios.2.2021.03.08.14.44.59 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 08 Mar 2021 14:45:00 -0800 (PST) Received: (nullmailer pid 3087734 invoked by uid 1000); Mon, 08 Mar 2021 22:44:58 -0000 Date: Mon, 8 Mar 2021 15:44:58 -0700 From: Rob Herring To: =?iso-8859-1?Q?=C1lvaro_Fern=E1ndez?= Rojas Cc: Linus Walleij , Michael Walle , Bartosz Golaszewski , Florian Fainelli , bcm-kernel-feedback-list@broadcom.com, Jonas Gorski , Necip Fazil Yildiran , Andy Shevchenko , linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org Subject: Re: [PATCH v5 04/15] dt-bindings: add BCM6328 pincontroller binding documentation Message-ID: <20210308224458.GA3077562@robh.at.kernel.org> References: <20210306155712.4298-1-noltari@gmail.com> <20210306155712.4298-5-noltari@gmail.com> MIME-Version: 1.0 Content-Type: text/plain; charset=iso-8859-1 Content-Disposition: inline Content-Transfer-Encoding: 8bit In-Reply-To: <20210306155712.4298-5-noltari@gmail.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Sat, Mar 06, 2021 at 04:57:01PM +0100, ?lvaro Fern?ndez Rojas wrote: > Add binding documentation for the pincontrol core found in BCM6328 SoCs. > > Signed-off-by: Jonas Gorski > Co-developed-by: Jonas Gorski > Signed-off-by: ?lvaro Fern?ndez Rojas > --- > v5: change Documentation to dt-bindings in commit title > v4: no changes > v3: add new gpio node > v2: remove interrupts > > .../pinctrl/brcm,bcm6328-pinctrl.yaml | 171 ++++++++++++++++++ > 1 file changed, 171 insertions(+) > create mode 100644 Documentation/devicetree/bindings/pinctrl/brcm,bcm6328-pinctrl.yaml > > diff --git a/Documentation/devicetree/bindings/pinctrl/brcm,bcm6328-pinctrl.yaml b/Documentation/devicetree/bindings/pinctrl/brcm,bcm6328-pinctrl.yaml > new file mode 100644 > index 000000000000..d4e3c7897f19 > --- /dev/null > +++ b/Documentation/devicetree/bindings/pinctrl/brcm,bcm6328-pinctrl.yaml > @@ -0,0 +1,171 @@ > +# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/pinctrl/brcm,bcm6328-pinctrl.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: Broadcom BCM6328 pin controller > + > +maintainers: > + - ?lvaro Fern?ndez Rojas > + - Jonas Gorski > + > +description: |+ > + The pin controller node should be the child of a syscon node. > + > + Refer to the the bindings described in > + Documentation/devicetree/bindings/mfd/syscon.yaml > + > +properties: > + compatible: > + const: brcm,bcm6328-pinctrl > + > +patternProperties: > + '^gpio$': Not a pattern, move to 'properties' > + type: object > + properties: > + compatible: > + const: brcm,bcm6328-gpio > + > + data: > + $ref: /schemas/types.yaml#/definitions/uint32 > + description: | > + Offset in the register map for the data register (in bytes). > + > + dirout: > + $ref: /schemas/types.yaml#/definitions/uint32 > + description: | > + Offset in the register map for the dirout register (in bytes). > + > + gpio-controller: true > + > + "#gpio-cells": > + const: 2 > + > + gpio-ranges: > + maxItems: 1 > + > + required: > + - gpio-controller > + - gpio-ranges > + - '#gpio-cells' > + > + '^.*$': > + if: > + type: object > + then: Instead of this hack (which shouldn't work because 'gpio' is also a node), use some defined node name pattern (e.g. '-pins$') You need an 'additionalProperties: false' at this level. > + properties: > + function: > + $ref: "/schemas/types.yaml#/definitions/string" Reference the pinctrl schemas which define these properties. > + enum: [ serial_led_data, serial_led_clk, inet_act_led, pcie_clkreq, > + led, ephy0_act_led, ephy1_act_led, ephy2_act_led, > + ephy3_act_led, hsspi_cs1, usb_device_port, usb_host_port ] > + > + pins: > + $ref: "/schemas/types.yaml#/definitions/string" > + enum: [ gpio6, gpio7, gpio11, gpio16, gpio17, gpio18, gpio19, > + gpio20, gpio25, gpio26, gpio27, gpio28, hsspi_cs1, > + usb_port1 ] > + > +required: > + - compatible > + > +additionalProperties: false > + > +examples: > + - | > + gpio_cntl@10000080 { > + compatible = "syscon", "simple-mfd"; syscon needs a specific compatible for the SoC block. What else is in this block besides pinctrl? > + reg = <0x10000080 0x80>; > + > + pinctrl: pinctrl { > + compatible = "brcm,bcm6328-pinctrl"; Is there a register range of just pinctrl registers? If so, add 'reg' and define the sub-range. > + > + gpio { > + compatible = "brcm,bcm6328-gpio"; > + data = <0xc>; > + dirout = <0x4>; > + > + gpio-controller; > + gpio-ranges = <&pinctrl 0 0 32>; > + #gpio-cells = <2>; > + }; > + > + pinctrl_serial_led: serial_led { > + pinctrl_serial_led_data: serial_led_data { > + function = "serial_led_data"; > + pins = "gpio6"; > + }; > + > + pinctrl_serial_led_clk: serial_led_clk { > + function = "serial_led_clk"; > + pins = "gpio7"; > + }; > + }; > + > + pinctrl_inet_act_led: inet_act_led { > + function = "inet_act_led"; > + pins = "gpio11"; > + }; > + > + pinctrl_pcie_clkreq: pcie_clkreq { > + function = "pcie_clkreq"; > + pins = "gpio16"; > + }; > + > + pinctrl_ephy0_spd_led: ephy0_spd_led { > + function = "led"; > + pins = "gpio17"; > + }; > + > + pinctrl_ephy1_spd_led: ephy1_spd_led { > + function = "led"; > + pins = "gpio18"; > + }; > + > + pinctrl_ephy2_spd_led: ephy2_spd_led { > + function = "led"; > + pins = "gpio19"; > + }; > + > + pinctrl_ephy3_spd_led: ephy3_spd_led { > + function = "led"; > + pins = "gpio20"; > + }; > + > + pinctrl_ephy0_act_led: ephy0_act_led { > + function = "ephy0_act_led"; > + pins = "gpio25"; > + }; > + > + pinctrl_ephy1_act_led: ephy1_act_led { > + function = "ephy1_act_led"; > + pins = "gpio26"; > + }; > + > + pinctrl_ephy2_act_led: ephy2_act_led { > + function = "ephy2_act_led"; > + pins = "gpio27"; > + }; > + > + pinctrl_ephy3_act_led: ephy3_act_led { > + function = "ephy3_act_led"; > + pins = "gpio28"; > + }; > + > + pinctrl_hsspi_cs1: hsspi_cs1 { > + function = "hsspi_cs1"; > + pins = "hsspi_cs1"; > + }; > + > + pinctrl_usb_port1_device: usb_port1_device { > + function = "usb_device_port"; > + pins = "usb_port1"; > + }; > + > + pinctrl_usb_port1_host: usb_port1_host { > + function = "usb_host_port"; > + pins = "usb_port1"; > + }; > + }; > + }; > -- > 2.20.1 >