Received: by 2002:a05:6a10:8c0a:0:0:0:0 with SMTP id go10csp2218677pxb; Mon, 8 Mar 2021 18:24:52 -0800 (PST) X-Google-Smtp-Source: ABdhPJzpkLxgvA8pFFQbYW4sOXLQXWEIqUtlL9d8z7F4zy+PxQ75cQMbgBuHyUXSGqAxrDHYVwpb X-Received: by 2002:a17:906:bc81:: with SMTP id lv1mr17867193ejb.135.1615256692334; Mon, 08 Mar 2021 18:24:52 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1615256692; cv=none; d=google.com; s=arc-20160816; b=xh5gdLfRl0ZmM8qge8pkCQnHL9YKXbtuHRxRRtJbA8fFHNBSsNEydOARfhTbrM5nIK QWEVOn3kZxZlmpevYVYHefvYFwxbYPOEbL6gSoRXGYmzyzq1H5zS5kCM5YIVqtRdPv5i joQv9YV7OOY2y6IgjpKRW9DzlGCWrpIUdUvPWRdGX9ip/ofS7cgvS02SAEVAY9REMXOP XLkWkan/eWoo/T+Vb+9jE/aO5bFdPqgia5LGKY5vR/T3JIaJm2gNBcJoMlSMrl3mGzil NgGed6J56DiNfV0LKdXIW5ZPd1VQh0QR4xBPUNYDPASOh2ZKR0bmRj5kwIYfhCrxbszJ kK6g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:from:subject:references:mime-version :message-id:in-reply-to:date:reply-to:sender:dkim-signature; bh=uw3BH6/FNGDtu+4dVVcD0nL4Y6kUw34aDqiVArA19lY=; b=Sg1kKa7lYR69NMX5oDdFwpVpaY27CcCrxg8VivxmB3MWqfl8HP+MO7cLA5HT87Hr0o PoTr4WQUtl7cRFI+By+UXGZ0iNQdirtV2kyqOs2Yhh8VMhoeJJRXgKDauC/FfvSD1x28 u5tvyOu/WMjrtx3r4YAOuxn4tNzUYWVz5fiJU9bRhzFEuc7w7ZF3H/mdVZxu9h0laL3O bhE7D9wsjeXVkigdjj+ha5fzsKroZi3sQ2HrNYEgrnWr+EeoYQ+9YEfnbuHdgR4gXdoa z6+4vHmwpxAQJw9vvlUD7wKzWGQkYZP2Nd0Ov8NXD/dcQsj0B/RVV+Ry7/bKSCnLLTX1 F4rw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@google.com header.s=20161025 header.b=IZK3UaFg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id j7si5875680ejc.237.2021.03.08.18.24.30; Mon, 08 Mar 2021 18:24:52 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@google.com header.s=20161025 header.b=IZK3UaFg; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231163AbhCICTv (ORCPT + 99 others); Mon, 8 Mar 2021 21:19:51 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41972 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231135AbhCICTh (ORCPT ); Mon, 8 Mar 2021 21:19:37 -0500 Received: from mail-yb1-xb49.google.com (mail-yb1-xb49.google.com [IPv6:2607:f8b0:4864:20::b49]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 9FFAFC06175F for ; Mon, 8 Mar 2021 18:19:26 -0800 (PST) Received: by mail-yb1-xb49.google.com with SMTP id v6so15268453ybk.9 for ; Mon, 08 Mar 2021 18:19:26 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20161025; h=sender:reply-to:date:in-reply-to:message-id:mime-version:references :subject:from:to:cc; bh=uw3BH6/FNGDtu+4dVVcD0nL4Y6kUw34aDqiVArA19lY=; b=IZK3UaFgccqSlDtKoefnNy8R8/MW1kIsozIrVUFZ1dTElrg1ja90xK3sGIRILOE9JH OjavFyRSEGScFUML5G7+WfhsEPDkhr/W9R1n2ZAHAYwk1Fdx00AjXbxZWHlxiGHhUicg 1lZSr6R7BHI3/Z+r5/oqPC1VJysvnt0ETLFZGoQ+JlnhJwZD2QS2u6ih89zULztJuls3 mGV8SnlJiDR4z+E1QyrSkCtE/ju1Yf6CG4M27FEivkpP8IFm2hs2icmDa2mr7MBU3R6c WO3DKeADdw+YdTGU014A8DkuGGOEIwy5FeLemqGckXTlqiq9V3M67BkAB1ichrYtfIKG bXPA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:sender:reply-to:date:in-reply-to:message-id :mime-version:references:subject:from:to:cc; bh=uw3BH6/FNGDtu+4dVVcD0nL4Y6kUw34aDqiVArA19lY=; b=QYYQQDLq9y7fdwtLCnwAxJ3IyG1mpMn1xkaNZZO96zdhZNlA70wPq4xhkNbAh2M8JV bbn9/6hNdgy1FWI00J4esWf8UCr/RQSF6PK8XDAlJrGHzk23qZjCM8l2CE4MV8Ug5PLz Kf4ctDvfVQipHWSRPWbQ2VXlZWhWzjWtKk4Exce9V4DuFr3l3tjlvHcAAC4KkJLHYckj gKbiqCxidR9KsdxAjZMq97s3lhA9zDMmAHPKJJNGtMaLyJWvVUIn21BZZBTyOO2M3OV3 lT2/xIR+nMtne+RZe3M7UiZfxa7UvDxs2cg2QJYNg+ym2Q5ChS4z7nTtpj76LoYXE0Y9 amNg== X-Gm-Message-State: AOAM532dp+JniwtC/Y6dRnmEDVpRkCE4rvTluIoAVCVFsS6p2zd67ksZ xzXyCdaMEq+EuZZxXpsH+wbgEokbaAg= Sender: "seanjc via sendgmr" X-Received: from seanjc798194.pdx.corp.google.com ([2620:15c:f:10:8:847a:d8b5:e2cc]) (user=seanjc job=sendgmr) by 2002:a25:d296:: with SMTP id j144mr38486674ybg.33.1615256365942; Mon, 08 Mar 2021 18:19:25 -0800 (PST) Reply-To: Sean Christopherson Date: Mon, 8 Mar 2021 18:19:00 -0800 In-Reply-To: <20210309021900.1001843-1-seanjc@google.com> Message-Id: <20210309021900.1001843-3-seanjc@google.com> Mime-Version: 1.0 References: <20210309021900.1001843-1-seanjc@google.com> X-Mailer: git-send-email 2.30.1.766.gb4fecdf3b7-goog Subject: [PATCH 2/2] KVM: x86/mmu: Exclude the MMU_PRESENT bit from MMIO SPTE's generation From: Sean Christopherson To: Paolo Bonzini Cc: Sean Christopherson , Vitaly Kuznetsov , Wanpeng Li , Jim Mattson , Joerg Roedel , kvm@vger.kernel.org, linux-kernel@vger.kernel.org, Tom Lendacky Content-Type: text/plain; charset="UTF-8" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Drop bit 11, used for the MMU_PRESENT flag, from the set of bits used to store the generation number in MMIO SPTEs. MMIO SPTEs with bit 11 set, which occurs when userspace creates 128+ memslots in an address space, get false positives for is_shadow_present_spte(), which lead to a variety of fireworks, crashes KVM, and likely hangs the host kernel. Fixes: b14e28f37e9b ("KVM: x86/mmu: Use a dedicated bit to track shadow/MMU-present SPTEs") Reported-by: Tom Lendacky Reported-by: Paolo Bonzini Signed-off-by: Sean Christopherson --- arch/x86/kvm/mmu/spte.h | 12 +++++++----- 1 file changed, 7 insertions(+), 5 deletions(-) diff --git a/arch/x86/kvm/mmu/spte.h b/arch/x86/kvm/mmu/spte.h index b53036d9ddf3..bca0ba11cccf 100644 --- a/arch/x86/kvm/mmu/spte.h +++ b/arch/x86/kvm/mmu/spte.h @@ -101,11 +101,11 @@ static_assert(!(EPT_SPTE_MMU_WRITABLE & SHADOW_ACC_TRACK_SAVED_MASK)); #undef SHADOW_ACC_TRACK_SAVED_MASK /* - * Due to limited space in PTEs, the MMIO generation is a 20 bit subset of + * Due to limited space in PTEs, the MMIO generation is a 19 bit subset of * the memslots generation and is derived as follows: * - * Bits 0-8 of the MMIO generation are propagated to spte bits 3-11 - * Bits 9-19 of the MMIO generation are propagated to spte bits 52-62 + * Bits 0-7 of the MMIO generation are propagated to spte bits 3-10 + * Bits 8-18 of the MMIO generation are propagated to spte bits 52-62 * * The KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS flag is intentionally not included in * the MMIO generation number, as doing so would require stealing a bit from @@ -116,7 +116,7 @@ static_assert(!(EPT_SPTE_MMU_WRITABLE & SHADOW_ACC_TRACK_SAVED_MASK)); */ #define MMIO_SPTE_GEN_LOW_START 3 -#define MMIO_SPTE_GEN_LOW_END 11 +#define MMIO_SPTE_GEN_LOW_END 10 #define MMIO_SPTE_GEN_HIGH_START 52 #define MMIO_SPTE_GEN_HIGH_END 62 @@ -125,12 +125,14 @@ static_assert(!(EPT_SPTE_MMU_WRITABLE & SHADOW_ACC_TRACK_SAVED_MASK)); MMIO_SPTE_GEN_LOW_START) #define MMIO_SPTE_GEN_HIGH_MASK GENMASK_ULL(MMIO_SPTE_GEN_HIGH_END, \ MMIO_SPTE_GEN_HIGH_START) +static_assert(!(SPTE_MMU_PRESENT_MASK & + (MMIO_SPTE_GEN_LOW_MASK | MMIO_SPTE_GEN_HIGH_MASK))); #define MMIO_SPTE_GEN_LOW_BITS (MMIO_SPTE_GEN_LOW_END - MMIO_SPTE_GEN_LOW_START + 1) #define MMIO_SPTE_GEN_HIGH_BITS (MMIO_SPTE_GEN_HIGH_END - MMIO_SPTE_GEN_HIGH_START + 1) /* remember to adjust the comment above as well if you change these */ -static_assert(MMIO_SPTE_GEN_LOW_BITS == 9 && MMIO_SPTE_GEN_HIGH_BITS == 11); +static_assert(MMIO_SPTE_GEN_LOW_BITS == 8 && MMIO_SPTE_GEN_HIGH_BITS == 11); #define MMIO_SPTE_GEN_LOW_SHIFT (MMIO_SPTE_GEN_LOW_START - 0) #define MMIO_SPTE_GEN_HIGH_SHIFT (MMIO_SPTE_GEN_HIGH_START - MMIO_SPTE_GEN_LOW_BITS) -- 2.30.1.766.gb4fecdf3b7-goog