Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp672832pxf; Thu, 11 Mar 2021 12:00:52 -0800 (PST) X-Google-Smtp-Source: ABdhPJwan2LbDQysMsPC4uBn/FvSW9gkBmctlS8QVJW3rBGShSa7VA4AgVNQzG0Jb7iRvLgzQPwE X-Received: by 2002:a17:906:2c0c:: with SMTP id e12mr4802846ejh.408.1615492852402; Thu, 11 Mar 2021 12:00:52 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1615492852; cv=none; d=google.com; s=arc-20160816; b=JAlcQcxG1EcSk3727A6m+/pjSZ4yWGz8v9l+EBXRjdYFifJGO6MKnO1VPoPw5VBK74 1DMVEHd16wBmYuGDnw6HDi7Zhjr16rg3Ay8fOVW174JwPGDfL6bFLgjQj6NlmQTR12vU VcRlBLvkyt84RQ7cjvgpoWV40Hb2eAoxFCMwHmVdBSTh8YauTtfh7+jC6VlAkaP3x64c LpB30TZj7BBm4zrCxR/XyJdmHUAzzaqwxpUnbbeFU10ONs8wX8UagD44Qc3X4rcHUPmr SUWZplmXcIGWhkUzf11OTkRVY9545qnWGg281AUlurOUoN58TUHuFKoULPTsyKTlDRuh gGgg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:content-language :in-reply-to:mime-version:user-agent:date:message-id:from:references :cc:to:subject:dmarc-filter:sender:dkim-signature; bh=YUAG7v4NCrqNKc89kjD2vb7qZBDgJBA0YiVTa9oBJwA=; b=ffVS3Sti53AMN8Hxf+1UbrbP0Ym3nHPV9wlPGxrWMOKIovaYfwjYdOF7IjaLfiJ+CW PzBchD9JgLGuW30u+zZUFinoB8y/sVfgouKgYg5MdD3K4OrrqoqU0b0IhjxCdO3JRGiq szPR9QzALJBUbhwjrbbsu7tD687NtXYYkMS9mil81QTJfPHUXf0iaBwAWSPmCtloPc/R tCCKKIxZyNHT1wi14h5eH2MSbRbKFTwakGFJkpIGy+Xy8MiARwXfN+u++iCMhaxG3pZS 2ux7Z0Jeo/UtaAR+8bsP6Lf7Z/7sc/58Y2dZd2GqCpPRMK3vMSqhHe01uZt5glpcMHLI 3shg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=CYBrk1yv; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id de1si2370485edb.413.2021.03.11.12.00.28; Thu, 11 Mar 2021 12:00:52 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@mg.codeaurora.org header.s=smtp header.b=CYBrk1yv; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230259AbhCKT7b (ORCPT + 99 others); Thu, 11 Mar 2021 14:59:31 -0500 Received: from m42-2.mailgun.net ([69.72.42.2]:47901 "EHLO m42-2.mailgun.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230154AbhCKT7P (ORCPT ); Thu, 11 Mar 2021 14:59:15 -0500 DKIM-Signature: a=rsa-sha256; v=1; c=relaxed/relaxed; d=mg.codeaurora.org; q=dns/txt; s=smtp; t=1615492755; h=Content-Transfer-Encoding: Content-Type: In-Reply-To: MIME-Version: Date: Message-ID: From: References: Cc: To: Subject: Sender; bh=YUAG7v4NCrqNKc89kjD2vb7qZBDgJBA0YiVTa9oBJwA=; b=CYBrk1yvHsQTp9YgdR5XCxE+g3giAotubor3kY7C8xDvkc4KuDiqTRC9ZfAW9lVCCN0FOPsj vpgujp2M9NXIQlSKk2ifUZwdkPJA8EaXUUAwvCrXyesnWLHbPb1XA8gYzrM7kOiUk/Lf+hJa FlGJhfba80G4QDSI+/utq3qqTko= X-Mailgun-Sending-Ip: 69.72.42.2 X-Mailgun-Sid: WyI0MWYwYSIsICJsaW51eC1rZXJuZWxAdmdlci5rZXJuZWwub3JnIiwgImJlOWU0YSJd Received: from smtp.codeaurora.org (ec2-35-166-182-171.us-west-2.compute.amazonaws.com [35.166.182.171]) by smtp-out-n01.prod.us-west-2.postgun.com with SMTP id 604a76915d70193f8878455e (version=TLS1.2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256); Thu, 11 Mar 2021 19:59:13 GMT Sender: jhugo=codeaurora.org@mg.codeaurora.org Received: by smtp.codeaurora.org (Postfix, from userid 1001) id 175EDC43464; Thu, 11 Mar 2021 19:59:13 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-caf-mail-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.9 required=2.0 tests=ALL_TRUSTED,BAYES_00, NICE_REPLY_A,SPF_FAIL,URIBL_BLOCKED autolearn=no autolearn_force=no version=3.4.0 Received: from [10.226.59.216] (i-global254.qualcomm.com [199.106.103.254]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: jhugo) by smtp.codeaurora.org (Postfix) with ESMTPSA id 2778AC433C6; Thu, 11 Mar 2021 19:59:11 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 2778AC433C6 Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: aws-us-west-2-caf-mail-1.web.codeaurora.org; spf=fail smtp.mailfrom=jhugo@codeaurora.org Subject: Re: [PATCH v4 1/3] bus: mhi: core: Introduce internal register poll helper function To: Loic Poulain , Bhaumik Bhatt Cc: Manivannan Sadhasivam , linux-arm-msm , Hemant Kumar , open list , =?UTF-8?B?Q2FybCBZaW4o5q635byg5oiQKQ==?= , Naveen Kumar References: <1615419080-26540-1-git-send-email-bbhatt@codeaurora.org> <1615419080-26540-2-git-send-email-bbhatt@codeaurora.org> From: Jeffrey Hugo Message-ID: Date: Thu, 11 Mar 2021 12:59:10 -0700 User-Agent: Mozilla/5.0 (Windows NT 10.0; Win64; x64; rv:78.0) Gecko/20100101 Thunderbird/78.7.1 MIME-Version: 1.0 In-Reply-To: Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 3/11/2021 1:00 AM, Loic Poulain wrote: > Hi Bhaumik, > > On Thu, 11 Mar 2021 at 00:31, Bhaumik Bhatt wrote: >> >> Introduce helper function to allow MHI core driver to poll for >> a value in a register field. This helps reach a common path to >> read and poll register values along with a retry time interval. >> >> Signed-off-by: Bhaumik Bhatt >> --- >> drivers/bus/mhi/core/internal.h | 3 +++ >> drivers/bus/mhi/core/main.c | 23 +++++++++++++++++++++++ >> 2 files changed, 26 insertions(+) >> >> diff --git a/drivers/bus/mhi/core/internal.h b/drivers/bus/mhi/core/internal.h >> index 6f80ec3..005286b 100644 >> --- a/drivers/bus/mhi/core/internal.h >> +++ b/drivers/bus/mhi/core/internal.h >> @@ -643,6 +643,9 @@ int __must_check mhi_read_reg(struct mhi_controller *mhi_cntrl, >> int __must_check mhi_read_reg_field(struct mhi_controller *mhi_cntrl, >> void __iomem *base, u32 offset, u32 mask, >> u32 shift, u32 *out); >> +int __must_check mhi_poll_reg_field(struct mhi_controller *mhi_cntrl, >> + void __iomem *base, u32 offset, u32 mask, >> + u32 shift, u32 val, u32 delayus); >> void mhi_write_reg(struct mhi_controller *mhi_cntrl, void __iomem *base, >> u32 offset, u32 val); >> void mhi_write_reg_field(struct mhi_controller *mhi_cntrl, void __iomem *base, >> diff --git a/drivers/bus/mhi/core/main.c b/drivers/bus/mhi/core/main.c >> index 4e0131b..7c7f41a 100644 >> --- a/drivers/bus/mhi/core/main.c >> +++ b/drivers/bus/mhi/core/main.c >> @@ -4,6 +4,7 @@ >> * >> */ >> >> +#include >> #include >> #include >> #include >> @@ -37,6 +38,28 @@ int __must_check mhi_read_reg_field(struct mhi_controller *mhi_cntrl, >> return 0; >> } >> >> +int __must_check mhi_poll_reg_field(struct mhi_controller *mhi_cntrl, >> + void __iomem *base, u32 offset, >> + u32 mask, u32 shift, u32 val, u32 delayus) >> +{ >> + int ret; >> + u32 out, retry = (mhi_cntrl->timeout_ms * 1000) / delayus; >> + >> + while (retry--) { >> + ret = mhi_read_reg_field(mhi_cntrl, base, offset, mask, shift, >> + &out); >> + if (ret) >> + return ret; >> + >> + if (out == val) >> + return 0; >> + >> + udelay(delayus); > > Have you read my previous comment? > Do you really want to risk hogging the CPU for several seconds? we > know that some devices take several seconds to start/boot. > Why not using msleep variant here? usleep_range() if there is a desire to stay in us units? Given that the use of this function is for 25ms in one case, I wonder if this warning is applicable: https://elixir.bootlin.com/linux/latest/source/include/linux/delay.h#L28 Counter point, 1ms latency over PCIe is not unusual. I know we've removed the PCIe dependencies from MHI, but PCIe is the real usecase at this time. Seems like this function could behave a bit weird if the parameter to udelay is something like "100", but the mhi_read_reg_field() call takes significantly longer than that. Feels like in some scenarios, we could actually exceed the timeout by a non-trivial margin. I guess I'm going back and forth in determining if us scale timing is a benefit in any way. -- Jeffrey Hugo Qualcomm Technologies, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project.