Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp768636pxf; Thu, 11 Mar 2021 14:35:54 -0800 (PST) X-Google-Smtp-Source: ABdhPJzIFCTImI6L3cSt7Xc7Hc0A+xLXeRV2VADbNDUNN+K4AuC+uFBhnz0I3UE3m+ewOFBMzkuH X-Received: by 2002:aa7:ccd7:: with SMTP id y23mr10943610edt.190.1615502153892; Thu, 11 Mar 2021 14:35:53 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1615502153; cv=none; d=google.com; s=arc-20160816; b=ci636W6HDckWI9jQd6DC7mlN7JoygF4V5reIZpniHRISM0N56mH10ycVH6oyvOPxcH 10yw2NUHRN2AxVTMmyz4XMtGuXSJRNTywlxUEdtqlmUb6qWOoR9Fk4DQMx3U9YRc+O2n PeHBt83Pu03mCXVsc5iU9kJZOP2yAZxZDF4RwBekAva40z6AsTgjFrHYYSBMb+6+t3kD RhdbuB/KamhmeyENFKiid1y8W2EpU9yyS8Y269d9uciGrhfNyZyFa9ruDWsvuflzKKvS ILB4WTwnY3/Z0GoJWFEiPJhMw9JuF/0IA4CdNXXGjGbVKk5EcLWsHNf2RsOOzVHD7n6B AZ5A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:dkim-signature; bh=+eJYocYta1yRGzhhxPi392ziGWhQ3NokAmXjS+Zjhks=; b=mIYfzPr9vgEuFN4jg7kX+Xv9PnHsAiesjHSy+B9dsNVSDJfODuDu4CUFvvlTH8hbVe wnd9iAdnMZPYbgUSsubMd0ZcOBOwNNuhdhi+IVdbIOk1M11IyYNYEUu4OAYYLcDmddfk rZi8UWP6LOW+MCXa4E5+OpKxla8CXN5YH+AI1HYGGcefNqHzb34gGFawjgn+LTHFLpRG IyAkY97ep/mRdOMEu8UC+h8IGjNk0EwjdGFpOF+Trrh4xyyT2jJnBY8kmzCRRjQW0MgL eKMd1Nkh7Ou8tmIpX+TIIx9NYpAfLijv1oC8mSuz9mgaqc6JX7mC3hvolFXLTz5RZSOw KI/Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@eaxlabs.cz header.s=mail header.b=Xl3qJz66; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id os24si2636684ejb.729.2021.03.11.14.35.31; Thu, 11 Mar 2021 14:35:53 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@eaxlabs.cz header.s=mail header.b=Xl3qJz66; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229910AbhCKWef (ORCPT + 99 others); Thu, 11 Mar 2021 17:34:35 -0500 Received: from smtp.wifcom.cz ([85.207.3.150]:46947 "EHLO smtp.wifcom.cz" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229803AbhCKWe2 (ORCPT ); Thu, 11 Mar 2021 17:34:28 -0500 X-Greylist: delayed 2413 seconds by postgrey-1.27 at vger.kernel.org; Thu, 11 Mar 2021 17:34:27 EST DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=eaxlabs.cz; s=mail; h=References:In-Reply-To:Message-Id:Date:Subject:Cc:To:From; bh=+eJYocYta1yRGzhhxPi392ziGWhQ3NokAmXjS+Zjhks=; b=Xl3qJz66BkN8iWIvcxd2J69AwdaTimQY9pIxpGf2ADlbOjk8ZQueD4E7+mYAO8izsjWrw4b316tTgyFfGdlvRL85tGw4JRo/TDq6VuBFC3eXXQCBZYv86k1iSsXgj2XcpeOLaYhtw2K+DSThLHQLyy+6VIc/GgugsoOzMxp17A4=; From: Martin Devera To: linux-kernel@vger.kernel.org Cc: Martin Devera , Greg Kroah-Hartman , Rob Herring , Maxime Coquelin , Alexandre Torgue , Jiri Slaby , Le Ray , fabrice.gasnier@foss.st.com, linux-serial@vger.kernel.org, devicetree@vger.kernel.org, linux-stm32@st-md-mailman.stormreply.com, linux-arm-kernel@lists.infradead.org Subject: [PATCH v5 2/2] tty/serial: Add rx-tx-swap OF option to stm32-usart Date: Thu, 11 Mar 2021 22:51:53 +0100 Message-Id: <20210311215153.676-2-devik@eaxlabs.cz> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20210311215153.676-1-devik@eaxlabs.cz> References: <20210308192040.GA2807217@robh.at.kernel.org> <20210311215153.676-1-devik@eaxlabs.cz> X-Antivirus-Scanner: Clean mail though you should still use an Antivirus X-Wif-ss: () Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org STM32 F7/H7 usarts supports RX & TX pin swapping. Add option to turn it on. Tested on STM32MP157. Signed-off-by: Martin Devera Acked-by: Fabrice Gasnier --- drivers/tty/serial/stm32-usart.c | 11 ++++++++++- drivers/tty/serial/stm32-usart.h | 4 ++++ 2 files changed, 14 insertions(+), 1 deletion(-) diff --git a/drivers/tty/serial/stm32-usart.c b/drivers/tty/serial/stm32-usart.c index b3675cf25a69..d390f7da1441 100644 --- a/drivers/tty/serial/stm32-usart.c +++ b/drivers/tty/serial/stm32-usart.c @@ -644,6 +644,12 @@ static int stm32_usart_startup(struct uart_port *port) if (ret) return ret; + if (stm32_port->swap) { + val = readl_relaxed(port->membase + ofs->cr2); + val |= USART_CR2_SWAP; + writel_relaxed(val, port->membase + ofs->cr2); + } + /* RX FIFO Flush */ if (ofs->rqr != UNDEF_REG) stm32_usart_set_bits(port, ofs->rqr, USART_RQR_RXFRQ); @@ -758,7 +764,7 @@ static void stm32_usart_set_termios(struct uart_port *port, cr1 = USART_CR1_TE | USART_CR1_RE; if (stm32_port->fifoen) cr1 |= USART_CR1_FIFOEN; - cr2 = 0; + cr2 = stm32_port->swap ? USART_CR2_SWAP : 0; cr3 = readl_relaxed(port->membase + ofs->cr3); cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTCFG_MASK | USART_CR3_RXFTIE | USART_CR3_TXFTCFG_MASK; @@ -1006,6 +1012,9 @@ static int stm32_usart_init_port(struct stm32_port *stm32port, return stm32port->wakeirq ? : -ENODEV; } + stm32port->swap = stm32port->info->cfg.has_swap && + of_property_read_bool(pdev->dev.of_node, "rx-tx-swap"); + stm32port->fifoen = stm32port->info->cfg.has_fifo; res = platform_get_resource(pdev, IORESOURCE_MEM, 0); diff --git a/drivers/tty/serial/stm32-usart.h b/drivers/tty/serial/stm32-usart.h index cb4f327c46db..a85391e71e8e 100644 --- a/drivers/tty/serial/stm32-usart.h +++ b/drivers/tty/serial/stm32-usart.h @@ -25,6 +25,7 @@ struct stm32_usart_offsets { struct stm32_usart_config { u8 uart_enable_bit; /* USART_CR1_UE */ bool has_7bits_data; + bool has_swap; bool has_wakeup; bool has_fifo; int fifosize; @@ -76,6 +77,7 @@ struct stm32_usart_info stm32f7_info = { .cfg = { .uart_enable_bit = 0, .has_7bits_data = true, + .has_swap = true, .fifosize = 1, } }; @@ -97,6 +99,7 @@ struct stm32_usart_info stm32h7_info = { .cfg = { .uart_enable_bit = 0, .has_7bits_data = true, + .has_swap = true, .has_wakeup = true, .has_fifo = true, .fifosize = 16, @@ -271,6 +274,7 @@ struct stm32_port { int last_res; bool tx_dma_busy; /* dma tx busy */ bool hw_flow_control; + bool swap; /* swap RX & TX pins */ bool fifoen; int wakeirq; int rdr_mask; /* receive data register mask */ -- 2.11.0