Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp3116754pxf; Mon, 15 Mar 2021 01:36:10 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwDwdrVI89yWkpLLpcGQBv4YfPXgOWZii3LFcfD9KHVO/S0vnmffXY49N8+lcvCaZsSHW9f X-Received: by 2002:a17:906:7150:: with SMTP id z16mr21814813ejj.103.1615797370699; Mon, 15 Mar 2021 01:36:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1615797370; cv=none; d=google.com; s=arc-20160816; b=DwcMI+dsdfUptLIh1472PNAAGMx23sLutArDQWTaBm4kzMK1NgNIKyf/pEXRNktXuU DReKdIpU04AOR811n1x4RetqcjJV3Te22QbEUj84s8Owuf92UHGmeGu49+v3PYFMUrzM FkMm/qWOv/DksylOm21mcXolrMnazHL3k7GmXv+dJliMAynFwHYpVj5PBHAS9HQBpJn1 Vl9q1uwuSCDZufmcYJb+79/kolC5ucte1PmoMyW5ZhbBuxPlN9LKJu9MNoZgmCwWHCiK qmkMfHjxFHEVV6OSMjdLxnwnEIUY1s6MeTAAI40YN+OdzgyyNvMozOb4saMMRHWLGwF/ Ms/w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=7Bi3jTKGPW/2T8s6VS6oNmgWi+9D35tlax1B879WzVM=; b=VED01jarWnakhMmLI19qAPGeV80lBfXi7LdTvAthroDtZlB+nhxWRrj32ZtgTCu3AM ElE0NY2oVK9ORHzQunUnE4rdXyIE8taMsQjH8sHJhE7kGnpWNCgNCBre1FSC2cftDgr/ znYpsV5gF7IuTLsPQhOGEPpRqfRT12AguJotyZow86fnwHaqdOaeB3lCFvve2PwFI7tb Jvf0kMplyp8o6LyDSjIdDZfp6r3h26g99v7Q1PpIPpuoLi0Hqn4lKyCORImEgy0QVn/M GtVo32vNvVLQboWN+seIE9ePLTGiqg6oBcZwrWz47hpf5fLzmuaatfMJf/ghyriBhXZl YLQA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id i13si10613352eje.417.2021.03.15.01.35.48; Mon, 15 Mar 2021 01:36:10 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229705AbhCOIcD (ORCPT + 99 others); Mon, 15 Mar 2021 04:32:03 -0400 Received: from inva021.nxp.com ([92.121.34.21]:51006 "EHLO inva021.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229532AbhCOIb3 (ORCPT ); Mon, 15 Mar 2021 04:31:29 -0400 Received: from inva021.nxp.com (localhost [127.0.0.1]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 46E0C203140; Mon, 15 Mar 2021 09:31:27 +0100 (CET) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id E2FB4201336; Mon, 15 Mar 2021 09:31:22 +0100 (CET) Received: from localhost.localdomain (shlinux2.ap.freescale.net [10.192.224.44]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 5328D40291; Mon, 15 Mar 2021 09:31:17 +0100 (CET) From: Richard Zhu To: abel.vesa@nxp.com, shawnguo@kernel.org, ping.bai@nxp.com Cc: linux-imx@nxp.com, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, Richard Zhu Subject: [PATCH] clk: imx8mq: Correct the pcie1 sels Date: Mon, 15 Mar 2021 16:17:48 +0800 Message-Id: <1615796268-9011-2-git-send-email-hongxing.zhu@nxp.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1615796268-9011-1-git-send-email-hongxing.zhu@nxp.com> References: <1615796268-9011-1-git-send-email-hongxing.zhu@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org - The sys2_pll_50m should be one of the clock sels of PCIE_AUX clock. Change the sys2_pll_500m to sys2_pll_50m. - Correct one mis-spell of the imx8mq_pcie1_ctrl_sels definition, from "sys2_pll_250m" to "sys2_pll_333m". Signed-off-by: Richard Zhu --- drivers/clk/imx/clk-imx8mq.c | 4 ++-- 1 file changed, 2 insertions(+), 2 deletions(-) diff --git a/drivers/clk/imx/clk-imx8mq.c b/drivers/clk/imx/clk-imx8mq.c index 4dd4ae9d022b..c66c196f396c 100644 --- a/drivers/clk/imx/clk-imx8mq.c +++ b/drivers/clk/imx/clk-imx8mq.c @@ -113,12 +113,12 @@ static const char * const imx8mq_disp_dtrc_sels[] = {"osc_25m", "vpu_pll_out", " static const char * const imx8mq_disp_dc8000_sels[] = {"osc_25m", "vpu_pll_out", "sys1_pll_800m", "sys2_pll_1000m", "sys1_pll_160m", "sys2_pll_100m", "sys3_pll_out", "audio_pll2_out", }; static const char * const imx8mq_pcie1_ctrl_sels[] = {"osc_25m", "sys2_pll_250m", "sys2_pll_200m", "sys1_pll_266m", - "sys1_pll_800m", "sys2_pll_500m", "sys2_pll_250m", "sys3_pll_out", }; + "sys1_pll_800m", "sys2_pll_500m", "sys2_pll_333m", "sys3_pll_out", }; static const char * const imx8mq_pcie1_phy_sels[] = {"osc_25m", "sys2_pll_100m", "sys2_pll_500m", "clk_ext1", "clk_ext2", "clk_ext3", "clk_ext4", }; -static const char * const imx8mq_pcie1_aux_sels[] = {"osc_25m", "sys2_pll_200m", "sys2_pll_500m", "sys3_pll_out", +static const char * const imx8mq_pcie1_aux_sels[] = {"osc_25m", "sys2_pll_200m", "sys2_pll_50m", "sys3_pll_out", "sys2_pll_100m", "sys1_pll_80m", "sys1_pll_160m", "sys1_pll_200m", }; static const char * const imx8mq_dc_pixel_sels[] = {"osc_25m", "video_pll1_out", "audio_pll2_out", "audio_pll1_out", "sys1_pll_800m", "sys2_pll_1000m", "sys3_pll_out", "clk_ext4", }; -- 2.17.1