Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp3288852pxf; Mon, 15 Mar 2021 06:22:05 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyx7OMHNQ8Ya2DHfukkhUHpQnMAnPjK1ho4pGRJJVxSYLlEoOC0X0uCY3wd9qlk5/kB6cQ4 X-Received: by 2002:a17:906:1fd6:: with SMTP id e22mr24162117ejt.481.1615814525309; Mon, 15 Mar 2021 06:22:05 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1615814525; cv=none; d=google.com; s=arc-20160816; b=D/AAhwD75R5TDJIN4d9t3aA3qQn42/MZxAvdI3ej+uJnOsXSJFb3WLDSUp9e58Ue/4 JYm3AqNoUd+GtHawrs5Y3Fe2tiF6pA+BblhE/jdZwfvxKl7SR6z8uY/UVZEMYWbdzhfk N4vAEflwAI2yazgnc6zEq9pt5XbQa/Vfj/RYKKhLhp9czv3XAquUxep4c7Q6DNL0LOWo Q86UyMFWYtgWL8qJYD6E4hpLU1L/3b3MJHWiNJtp92eZqffRe6LFYkoO/6HlyuC2ocdy gy7xoFRmQf1dx461O4dEpNCnyc7zNEQ8DJItasxtNBo5zpr442dKGf2UVQSFMT3HQ6S3 5+EA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=xQasdjR0iwoNuHHV01Ezti6UWXmzBcE46JdRRmOGf1o=; b=w4v171ltEXGoXCM8F8yytW4cCNWvoINQSwqbpuoyI3B7tUB5mxN/EPxzKkCY2Gx+5w T3PINndykfnaesGXS9lZT2qddA9o8f8gy3pYrGcXNdwUIduQTeE+P8O6xxKzKAe1iIsj ERxmAbJ56aLC9kgGN/u+JCwvMJeiIX2fyFjIIGEVw3a/rYvgVsh7bh8Ivk6nDo0EG0sE BxOnbiQZ/neCZGLXIvgJruc5l7y2TxskBSZjUUHBPKS7i+FDotuuUHlEetGQy7bCOMZl a+MJ+Q3MWFIIDlCJ9lvVvYLJXj6XsUBRSOYnXsFtMMYjR3nBmqd+/HwTrKlPAGVHxGIB ZwMw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id bx12si11005011edb.404.2021.03.15.06.21.42; Mon, 15 Mar 2021 06:22:05 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230175AbhCONUt (ORCPT + 99 others); Mon, 15 Mar 2021 09:20:49 -0400 Received: from foss.arm.com ([217.140.110.172]:39878 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230118AbhCONUb (ORCPT ); Mon, 15 Mar 2021 09:20:31 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 44263ED1; Mon, 15 Mar 2021 06:20:31 -0700 (PDT) Received: from e119884-lin.cambridge.arm.com (e119884-lin.cambridge.arm.com [10.1.196.72]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 603BB3F792; Mon, 15 Mar 2021 06:20:29 -0700 (PDT) From: Vincenzo Frascino To: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kasan-dev@googlegroups.com Cc: Vincenzo Frascino , Andrew Morton , Catalin Marinas , Will Deacon , Dmitry Vyukov , Andrey Ryabinin , Alexander Potapenko , Marco Elver , Evgenii Stepanov , Branislav Rankov , Andrey Konovalov , Lorenzo Pieralisi Subject: [PATCH v16 1/9] arm64: mte: Add asynchronous mode support Date: Mon, 15 Mar 2021 13:20:11 +0000 Message-Id: <20210315132019.33202-2-vincenzo.frascino@arm.com> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210315132019.33202-1-vincenzo.frascino@arm.com> References: <20210315132019.33202-1-vincenzo.frascino@arm.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org MTE provides an asynchronous mode for detecting tag exceptions. In particular instead of triggering a fault the arm64 core updates a register which is checked by the kernel after the asynchronous tag check fault has occurred. Add support for MTE asynchronous mode. The exception handling mechanism will be added with a future patch. Note: KASAN HW activates async mode via kasan.mode kernel parameter. The default mode is set to synchronous. The code that verifies the status of TFSR_EL1 will be added with a future patch. Cc: Catalin Marinas Cc: Will Deacon Reviewed-by: Catalin Marinas Reviewed-by: Andrey Konovalov Acked-by: Andrey Konovalov Tested-by: Andrey Konovalov Signed-off-by: Vincenzo Frascino --- arch/arm64/include/asm/memory.h | 4 +++- arch/arm64/include/asm/mte-kasan.h | 9 +++++++-- arch/arm64/kernel/mte.c | 16 ++++++++++++++-- 3 files changed, 24 insertions(+), 5 deletions(-) diff --git a/arch/arm64/include/asm/memory.h b/arch/arm64/include/asm/memory.h index d98a7bda0d0d..f6d1ae69ffb3 100644 --- a/arch/arm64/include/asm/memory.h +++ b/arch/arm64/include/asm/memory.h @@ -243,7 +243,9 @@ static inline const void *__tag_set(const void *addr, u8 tag) } #ifdef CONFIG_KASAN_HW_TAGS -#define arch_enable_tagging() mte_enable_kernel() +#define arch_enable_tagging_sync() mte_enable_kernel_sync() +#define arch_enable_tagging_async() mte_enable_kernel_async() +#define arch_enable_tagging() arch_enable_tagging_sync() #define arch_set_tagging_report_once(state) mte_set_report_once(state) #define arch_init_tags(max_tag) mte_init_tags(max_tag) #define arch_get_random_tag() mte_get_random_tag() diff --git a/arch/arm64/include/asm/mte-kasan.h b/arch/arm64/include/asm/mte-kasan.h index 570af3e99296..ddd4d17cf9a0 100644 --- a/arch/arm64/include/asm/mte-kasan.h +++ b/arch/arm64/include/asm/mte-kasan.h @@ -87,7 +87,8 @@ static inline void mte_set_mem_tag_range(void *addr, size_t size, } } -void mte_enable_kernel(void); +void mte_enable_kernel_sync(void); +void mte_enable_kernel_async(void); void mte_init_tags(u64 max_tag); void mte_set_report_once(bool state); @@ -115,7 +116,11 @@ static inline void mte_set_mem_tag_range(void *addr, size_t size, { } -static inline void mte_enable_kernel(void) +static inline void mte_enable_kernel_sync(void) +{ +} + +static inline void mte_enable_kernel_async(void) { } diff --git a/arch/arm64/kernel/mte.c b/arch/arm64/kernel/mte.c index b3c70a612c7a..fa755cf94e01 100644 --- a/arch/arm64/kernel/mte.c +++ b/arch/arm64/kernel/mte.c @@ -107,11 +107,23 @@ void mte_init_tags(u64 max_tag) write_sysreg_s(SYS_GCR_EL1_RRND | gcr_kernel_excl, SYS_GCR_EL1); } -void mte_enable_kernel(void) +static inline void __mte_enable_kernel(const char *mode, unsigned long tcf) { /* Enable MTE Sync Mode for EL1. */ - sysreg_clear_set(sctlr_el1, SCTLR_ELx_TCF_MASK, SCTLR_ELx_TCF_SYNC); + sysreg_clear_set(sctlr_el1, SCTLR_ELx_TCF_MASK, tcf); isb(); + + pr_info_once("MTE: enabled in %s mode at EL1\n", mode); +} + +void mte_enable_kernel_sync(void) +{ + __mte_enable_kernel("synchronous", SCTLR_ELx_TCF_SYNC); +} + +void mte_enable_kernel_async(void) +{ + __mte_enable_kernel("asynchronous", SCTLR_ELx_TCF_ASYNC); } void mte_set_report_once(bool state) -- 2.30.2